Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    EP4SGX530N Search Results

    SF Impression Pixel

    EP4SGX530N Price and Stock

    Intel Corporation EP4SGX530NF45C3

    IC FPGA 920 I/O 1932FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP4SGX530NF45C3 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Intel Corporation EP4SGX530NF45I3

    IC FPGA 920 I/O 1932FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP4SGX530NF45I3 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Intel Corporation EP4SGX530NF45I4

    IC FPGA 920 I/O 1932FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP4SGX530NF45I4 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Intel Corporation EP4SGX530NF45C2

    IC FPGA 920 I/O 1932FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP4SGX530NF45C2 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Intel Corporation EP4SGX530NF45C4

    IC FPGA 920 I/O 1932FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP4SGX530NF45C4 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    EP4SGX530N Datasheets (22)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    EP4SGX530NF45C2 Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX530NF45C2ES Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX530NF45C2ES Altera Stratix IV (E, GX, GT) FPGAs: Think AND, not OR; 1932 pin FBGA; 0 to 85°C Original PDF
    EP4SGX530NF45C2N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX530NF45C2NES Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX530NF45C2NES Altera Stratix IV (E, GX, GT) FPGAs: Think AND, not OR; 1932 pin FBGA; 0 to 85°C Original PDF
    EP4SGX530NF45C3 Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX530NF45C3ES Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 904 I/O 1932FBGA Original PDF
    EP4SGX530NF45C3ES Altera Stratix IV (E, GX, GT) FPGAs: Think AND, not OR; 1932 pin FBGA; 0 to 85°C Original PDF
    EP4SGX530NF45C3N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX530NF45C3NES Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 904 I/O 1932FBGA Original PDF
    EP4SGX530NF45C3NES Altera Stratix IV (E, GX, GT) FPGAs: Think AND, not OR; 1932 pin FBGA; 0 to 85°C Original PDF
    EP4SGX530NF45C4 Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX530NF45C4ES Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX530NF45C4ES Altera Stratix IV (E, GX, GT) FPGAs: Think AND, not OR; 1932 pin FBGA; 0 to 85°C Original PDF
    EP4SGX530NF45C4N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX530NF45C4NES Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX530NF45C4NES Altera Stratix IV (E, GX, GT) FPGAs: Think AND, not OR; 1932 pin FBGA; 0 to 85°C Original PDF
    EP4SGX530NF45I3 Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX530NF45I3N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF

    EP4SGX530N Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    PCN1205

    Abstract: EP3C120F780I7N EP4CE30F29I8LN EP4CGX50CF23C8 EP2SGX125GF1508C4 EP3C16F484C8N EP4SGF45I3
    Text: Revision: 1.3.0 PROCESS CHANGE NOTIFICATION P C N1 2 0 5 ADDITIONAL ASSEMBLY SOURCE ASE AND TRANSITION TO CENTER PIN GATE MOLD FOR FBGA PACKAGES Change Description This is an update to PCN1205; please see the revision history table for information specific to this


    Original
    PCN1205; Reco0HF35I4 EP4SGX230HF35I4N EP4SGXHF35I3* EP4SGXKH40I3* EP4SGXKH40I3N* EP4SH40C2N* EP4SGF45I3* EP4SGX290NF45C2 PCN1205 EP3C120F780I7N EP4CE30F29I8LN EP4CGX50CF23C8 EP2SGX125GF1508C4 EP3C16F484C8N EP4SGF45I3 PDF

    10G BERT

    Abstract: circuit diagram of rf transmitter and receiver HD-SDI over sdh SDH 209 remote control transmitter and receiver circuit 5 channel RF transmitter and Receiver circuit CDR 211 AC circuit diagram of PPM transmitter and receiver circuit diagram video transmitter and receiver core i3 mother board circuit
    Text: Stratix IV Device Handbook Volume 2 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V2-4.1 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    PMD 1000

    Abstract: IC ax 2008 USB FM PLAYER ,national semiconductor Linear brief lb-3 EP4SGX230KF40 pin DIAGRAM OF DIP TOP 244 PN bc 1024 cq 724 g diode FM transmiter 10PIN fm recevier project report mbp schematic
    Text: Stratix IV Device Handbook, Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-2.0 Copyright 2008 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    tsmc design rule 40-nm

    Abstract: No abstract text available
    Text: Stratix IV Device Handbook Volume 1 Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.2 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat.


    Original
    PDF

    Untitled

    Abstract: No abstract text available
    Text: Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.6 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as


    Original
    PDF

    Untitled

    Abstract: No abstract text available
    Text: Stratix IV Device Handbook Volume 2: Transceivers 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V2-4.4 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos


    Original
    20ttention. PDF

    Marvell 88E1111 vhdl

    Abstract: marvell 88e1145 88E1111 PHY registers map Triple-Speed Ethernet M DM7041 Marvell PHY 88E1111 finisar 5SGXM DP83865 88E1111 stratix iii MDIO clause 22 5SGXMA 88E1145 registers
    Text: Triple-Speed Ethernet MegaCore Function User Guide 101 Innovation Drive San Jose, CA 95134 www.altera.com Software Version: Document Date: 11.1 November 2011 Copyright 2011 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    HSTL standards

    Abstract: hard disk SATA pcb schematic hard disk SATA schematic 10G BERT ATX 2005 schematic diagram handbook texas instruments hd-SDI deserializer LVDS linear application handbook national semiconductor repeater 10g passive verilog code for max1619
    Text: Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.0 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    DDR3 pcb layout guide

    Abstract: ethernet pci pcb layout DDR3 pcb layout QDR pcb layout DDR3 sdram pcb layout guidelines sdram pcb layout guide EP4SGX230N pci slot pcb layout DDR3 pcb layout guidelines amc MEZZANINE* tms320tci6488
    Text: Download Center Products End Markets Product Selector Compare Development Boards Technology Support About Altera Buy Online Search Stratix IV GX FPGA Development Kits Home > Products Development Boards All Development Kits Training Sign in/register myAltera Account


    Original
    PDF

    HIGH SPEED FREQUENCY DIVIDER

    Abstract: EP4S100G5F45 EP4SGX290NF45 EP4SGX360KF40
    Text: 2. Stratix IV Transceiver Clocking SIV52002-3.1 This chapter provides detailed information about the Stratix IV transceiver clocking architecture. For this chapter, the term “Stratix IV devices” includes both Stratix IV GX and GT devices. Similarly, the term “Stratix IV transceivers” includes


    Original
    SIV52002-3 20--describes 1152-Pin HIGH SPEED FREQUENCY DIVIDER EP4S100G5F45 EP4SGX290NF45 EP4SGX360KF40 PDF

    Untitled

    Abstract: No abstract text available
    Text: y r a in Stratix IV GX and Stratix IV E Device Family Pin Connection Guidelines Preliminary PCG-01005-1.5 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service


    Original
    PCG-01005-1 PDF

    AN-578-1

    Abstract: AN578
    Text: AN 578: Manual Placement of CMU PLLs and ATX PLLs in Stratix IV GX and GT Devices AN-578-1.0 May 2009 Introduction This application note describes the steps involved in the manual placement of CMU phase-locked loops PLLs and ATX PLLs in Altera’s Stratix IV GX and GT FPGAs.


    Original
    AN-578-1 AN578 PDF

    Untitled

    Abstract: No abstract text available
    Text: AN 571: Implementing the SERDES Framer Interface Level 5 SFI-5.1 Protocol in Stratix IV Devices AN-571-1.1 Application Note Introduction This application note describes how to implement an SFI-5.1 interface using Altera’s 40 nm Stratix IV GX and Stratix IV GT devices.


    Original
    AN-571-1 OC-768 40Gb/s OIF-SFI5-01 PDF

    mini PCI express pcb

    Abstract: hard disk SATA pcb schematic ATX 2005 schematic diagram mini-lvds source driver 4000 CMOS texas instruments Ethernet transceive 8-port GbE PHY pin number of ic cy 327 handbook texas instruments repeater 10g passive
    Text: Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.1 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    Marvell PHY 88E1111 Datasheet

    Abstract: 88E1111 PHY registers map 88E1145 DM7041 marvell 88e1145 88E1111 register map 88E1111 Marvell 88E1111 vhdl 88E1145 registers marvell ethernet switch sgmii
    Text: Triple-Speed Ethernet MegaCore Function User Guide 101 Innovation Drive San Jose, CA 95134 www.altera.com Software Version: Document Date: 10.0 August 2010 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words


    Original
    PDF

    EP4SGX230

    Abstract: EP4SGX180 EP4SGX290 EP4SGX360 EP4SGX70 receiver altLVDS EP4SGX230ES
    Text: Errata Sheet for Stratix IV GX Devices ES-01022-5.5 Errata Sheet This errata sheet provides updated information about known device issues affecting Stratix IV GX devices. Production Devices for Stratix IV GX Devices Table 1 lists the specific issues and the affected Stratix IV GX production devices.


    Original
    ES-01022-5 M9K/M144K EP4SGX230 EP4SGX180 EP4SGX290 EP4SGX360 EP4SGX70 receiver altLVDS EP4SGX230ES PDF

    sata hard disk 1TB CIRCUIT

    Abstract: EP4SGX290KF43 interlaken
    Text: Stratix IV Device Handbook Volume 2: Transceivers Stratix IV Device Handbook Volume 2: Transceivers 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V2-4.3 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat.


    Original
    PDF

    SAS 251

    Abstract: B101fu BF 245 A spice SATA disk controller
    Text: Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-3.3 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    B101fu

    Abstract: 40h000
    Text: Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-3.2 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    higig pause frame

    Abstract: verilog code for 128 bit AES encryption OF IC 741 tsmc design rule 40-nm cyclone V
    Text: 1. Stratix IV Device Family Overview SIV51001-3.1 Altera Stratix® IV FPGAs deliver a breakthrough level of system bandwidth and power efficiency for high-end applications, allowing you to innovate without compromise. Stratix IV FPGAs are based on the Taiwan Semiconductor


    Original
    SIV51001-3 40-nm higig pause frame verilog code for 128 bit AES encryption OF IC 741 tsmc design rule 40-nm cyclone V PDF

    higig2

    Abstract: SSTL-15 EP4SGX360F CEI-6G-SR SSTL15 EP4SE230 EP4SE360 EP4SGX290 EP4SGX530N EP4SGX360K
    Text: Stratix IV FPGA family package and I/O selector guide 560 560 560 560 560 736 736 560 2 736 Stratix III FPGAs Balanced logic, memory, DSP 480 2 480 2 1,152-pin 35 x 35 mm 736 736 1,517-pin 40 x 40 mm 864 864 1,760-pin 43 x 43 mm 736 2 736 2 960 960 960 1,104


    Original
    152-pin 517-pin 760-pin OC-3/OC-12/OC-48 SG-01005-1 higig2 SSTL-15 EP4SGX360F CEI-6G-SR SSTL15 EP4SE230 EP4SE360 EP4SGX290 EP4SGX530N EP4SGX360K PDF

    IEEE Standard 803.2

    Abstract: DM7041 Marvell PHY 88E1111 Datasheet finisar 88E1145 Marvell PHY 88E1111 MDIO read write sfp marvell 88e1145 Marvell 88E1111 vhdl 88E1111 "mdio registers" Marvell 88E1111 ethernet mac vhdl code 88E1145 registers
    Text: Triple Speed Ethernet MegaCore Function User Guide 101 Innovation Drive San Jose, CA 95134 www.altera.com Software Version: Document Date: 9.1 November 2009 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    EP4SGX180

    Abstract: OC-768 EP4SGX290KF40 EP4SGX530KF43 interlaken network processor EP4SGX290KF43 altgx
    Text: AN 571: Implementing the SERDES Framer Interface Level 5 SFI-5.1 Protocol in Stratix IV Devices AN-571-1.0 June 2009 Introduction This application note describes how to implement an SFI-5.1 interface using Altera’s 40 nm Stratix IV GX and Stratix IV GT devices.


    Original
    AN-571-1 OC-768 EP4SGX180 EP4SGX290KF40 EP4SGX530KF43 interlaken network processor EP4SGX290KF43 altgx PDF

    Untitled

    Abstract: No abstract text available
    Text: Stratix IV Device Handbook Volume 1 Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.5 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat.


    Original
    PDF