54125
Abstract: DM54125J/883C 54*125 54125DMQB 54125FMQB DM54125 DM54125J DM54125W DM74125 DM74125N
Text: 54125 DM54125 DM74125 Quad TRI-STATE Buffers General Description This device contains four independent gates each of which performs a non-inverting buffer function The outputs have the TRI-STATE feature When enabled the outputs exhibit the low impedance characteristics of a standard TTL output
|
Original
|
PDF
|
DM54125
DM74125
54125
DM54125J/883C
54*125
54125DMQB
54125FMQB
DM54125J
DM54125W
DM74125
DM74125N
|
Untitled
Abstract: No abstract text available
Text: 54125,DM54125,DM74125 54125 DM54125 DM74125 Quad TRI-STATE RM Buffers Literature Number: SNOS233A 54125 DM54125 DM74125 Quad TRI-STATE Buffers General Description To minimize the possibility that two outputs will attempt to take a common bus to opposite logic levels the disable time
|
Original
|
PDF
|
DM54125
DM74125
DM74125
SNOS233A
|
74LS125APC
Abstract: 74LS125AP 74LS125AFC
Text: ! NATIONAL SENICOND {LOGIC} D5E D I t.SG1125 00^3003 □ I T -m s- ¿5 .fé CO NN ECTIO N DIAGRAM PINOUT A 54/74125 54LS/74LS125A QUAD BUS BUFFER GATE With 3-State Outputs ORDERING CODE: See Section 9 PIN PKGS COM MERCIAL GRADE MILITARY GRADE Vcc = +5.0 V ±5%,
|
OCR Scan
|
PDF
|
SG1125
54LS/74LS125A
74125PC,
74LS125APC
74125DC,
74LS125ADC
74125FC,
74LS125AFC
54125DM,
54LS125ADM
74LS125AP
|
74LS125APC
Abstract: 74LS125AP 74125 74LS125ADC 54*125 54125DM 54125FM 54LS125ADM 54LS125AFM 74125DC
Text: 125 C O N N E C T IO N D IA G R A M P IN O U T A 54/74125 Z>15 'V54LS/74LS125A QUAD BUS BUFFER GATE With 3-S ta te Outputs O R D E R IN G C O D E: See S e c tio n 9 PIN PKG S OUT C O M M E R C IA L G RADE M ILITA R Y G RADE V c c = +5.0 V ±5%, T a = 0 ° C to + 7 0 “ C
|
OCR Scan
|
PDF
|
54LS/74LS125A
74125PC,
74LS125APC
74125DC,
74LS125ADC
74125FC,
74LS125AFC
54125DM,
54LS125ADM
54125FM,
74LS125APC
74LS125AP
74125
74LS125ADC
54*125
54125DM
54125FM
54LS125ADM
54LS125AFM
74125DC
|
Untitled
Abstract: No abstract text available
Text: LO CM National Semiconductor 54125/ DM54125/DM 74125 Quad TRI-STATE Buffers General Description To minimize the possibility that two outputs will attempt to take a common bus to opposite logic levels, the disable time is shorter than the enable time of the outputs.
|
OCR Scan
|
PDF
|
54125/DM54125/DM
|
Untitled
Abstract: No abstract text available
Text: National Semiconductor 54125/DM54125/DM74125 Quad TRI-STATE Buffers General Description To minimize the possibility that two outputs will attempt to take a common bus to opposite logic levels, the disable time is shorter than the enable time of the outputs.
|
OCR Scan
|
PDF
|
54125/DM54125/DM74125
|
J406
Abstract: 54125 lv 86A 54125DMQB 54125FMQB DM54125J DM54125W DM74125N J14A N14A
Text: June 1989 54125/D M 54125/D M 74125 Quad TRI-STATE Buffers General Description To minimize the possibility that two outputs will attempt to take a common bus to opposite logic levels, the disable time is shorter than the enable time of the outputs. This device contains lour independent gates each of which
|
OCR Scan
|
PDF
|
54125/DM54125/DM74125
J406
54125
lv 86A
54125DMQB
54125FMQB
DM54125J
DM54125W
DM74125N
J14A
N14A
|
100414DC
Abstract: 5401DM Fairchild dtl catalog fsa2719m 4727BPC FCM7010 FCM7004 937DMQB fairchild rtl FSA2501
Text: FAIRMONT ELECTRONICS PTY. LTD. TE L.48-6421 4 8 -6 4 8 1 /2 /4 C AB LES ' FAIRTRONICS' C R A IG H A L L T E L E X 8-3227 S A . P O .BOX 41102, C R A IG H A LL 2024. I ouani v-ox 39! 262Bramley 2018 FAIRCHILD 464 Ellis Street, M ountain View, C alifornia 94042
|
OCR Scan
|
PDF
|
262Bramley
orporation/464
962-5011/TWX
19-PIN
100414DC
5401DM
Fairchild dtl catalog
fsa2719m
4727BPC
FCM7010
FCM7004
937DMQB
fairchild rtl
FSA2501
|
74LS125APC
Abstract: No abstract text available
Text: 125 CO NNECTIO N DIAGRAM PINOUT A 54/74125 c, f 0 <5<4 >v54LS/74LS125A ^ Q U A D BUS BUFFER G A TE (W ith 3 -S ta te O u tp u ts ORDERING CODE: See Section 9 PIN PKGS OUT COMMERCIAL GRADE MILITARY GRADE V cc = +5.0 V ±5%, T a = 0 °C to +70° C V cc = +5.0 V ±10%,
|
OCR Scan
|
PDF
|
v54LS/74LS125A
74125PC,
74LS125APC
74125DC,
74LS125ADC
54125DM,
54LS125ADM
74125FC,
74LS125AFC
54/74LS
74LS125APC
|
54125DMQB
Abstract: 54125FMQB DM54125J DM54125W DM74125N J14A N14A W14B
Text: June 1989 54125/D M 54125/D M 74125 Quad TRI-STATE Buffers General Description This device contains four independent gates each of which performs a non-inverting buffer function. The outputs have the TRI-STATE feature. When enabled, the outputs exhibit the low impedance characteristics of a standard TTL output
|
OCR Scan
|
PDF
|
54125/DM54125/DM74125
54125DMQB
54125FMQB
DM54125J
DM54125W
DM74125N
J14A
N14A
W14B
|
Untitled
Abstract: No abstract text available
Text: June 1989 Semiconductor 54125/D M 54125/D M 74125 Quad TRI-STATE Buffers General Description This device contains four independent gates each of which performs a non-inverting buffer function. The outputs have the TRI-STATE feature. When enabled, the outputs exhibit
|
OCR Scan
|
PDF
|
54125/DM54125/DM74125
54125/D
|