Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    VIRTEX - II FAMILY FPGA Search Results

    VIRTEX - II FAMILY FPGA Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    MC68020CEH25E-G Rochester Electronics LLC Microprocessor, 32-Bit, MC68000 Family Visit Rochester Electronics LLC Buy
    MC68020ERC25/B Rochester Electronics LLC Microprocessor, 32-Bit, MC68000 Family Visit Rochester Electronics LLC Buy
    EP1800GM-75/B Rochester Electronics LLC EP1800 - Classic Family EPLD Visit Rochester Electronics LLC Buy
    TE512S32-25LC Rochester Electronics LLC TE512S32 - Field Programmable Gate Array, CMOS, PQFP128 Visit Rochester Electronics LLC Buy
    TE505S16-40QC-G Rochester Electronics LLC TE505S16 - Field Programmable Gate Array, CMOS, PQFP208 Visit Rochester Electronics LLC Buy

    VIRTEX - II FAMILY FPGA Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    cordic design for fixed angle rotation

    Abstract: CORDIC in xilinx CORDIC system generator xilinx CORDIC MAGNITUDE code for scale free cordic cordic design for fixed angle of rotation code for cordic cordic algorithm CORDIC tanh fpga polar architecture
    Text: CORDIC v2.0 DS249 v1.5 March 28, 2003 Product Specification Features • Word Serial architectural configuration for small area • Available for all Virtex , Virtex-E, Virtex-II, Virtex-II Pro™, Spartan™-II, Spartan-IIE and Spartan-3 FPGA family members


    Original
    PDF DS249 cordic design for fixed angle rotation CORDIC in xilinx CORDIC system generator xilinx CORDIC MAGNITUDE code for scale free cordic cordic design for fixed angle of rotation code for cordic cordic algorithm CORDIC tanh fpga polar architecture

    x9214

    Abstract: DS252
    Text: Reed-Solomon Decoder v4.0 DS252 v1.0 March 28, 2003 Product Specification Features • High-speed, compact Reed-Solomon Decoder • Available for all Virtex , Virtex-E, Virtex-II, Virtex-II Pro™, Spartan™-II, Spartan-IIE and Spartan-III FPGA family members


    Original
    PDF DS252 x9214 DS252

    X9205

    Abstract: XC2VP
    Text: Reed-Solomon Encoder v4.0 DS251 v1.0 March 28, 2003 Product Specification Features Pinout • Available for all Virtex , Virtex-E, Virtex-II, Virtex-II Pro™, Spartan™-II, Spartan-IIE and Spartan-III FPGA family members Port names for the core module are shown in Figure 1 and


    Original
    PDF DS251 X9205 XC2VP

    DES Encryption

    Abstract: XC2V1000 XC2V3000 XC2V40 XC2V6000 wp1550 configuration bits
    Text: White Paper: Virtex-II Family R WP155 v1.1 April 22, 2002 Triple DES Encryption in Selected Virtex-II Devices This white paper describes Triple DES Encryption for the Virtex -II devices listed in the following table: Device Engineering Sample (ES) (JTAG IDCODE Version


    Original
    PDF WP155 XC2V40 XC2V1000 XC2V3000 XC2V6000 DES Encryption XC2V1000 XC2V3000 XC2V40 XC2V6000 wp1550 configuration bits

    vhdl code for 8 bit barrel shifter

    Abstract: vhdl code for 4 bit barrel shifter verilog code for 16 bit barrel shifter verilog code for barrel shifter 32 bit barrel shifter vhdl 8 bit barrel shifter vhdl code vhdl code for barrel shifter verilog code for 64 bit barrel shifter barrel shifter using verilog 8 bit barrel shifter
    Text: Application Note: Virtex-II Family R XAPP195 v1.1 August 17, 2004 Implementing Barrel Shifters Using Multipliers Author: Paul Gigliotti Summary The Virtex -II family of platform FPGAs is the first FPGA family to have multipliers embedded into the FPGA fabric. These multipliers, besides offering very fast and flexible multipliers,


    Original
    PDF XAPP195 vhdl code for 8 bit barrel shifter vhdl code for 4 bit barrel shifter verilog code for 16 bit barrel shifter verilog code for barrel shifter 32 bit barrel shifter vhdl 8 bit barrel shifter vhdl code vhdl code for barrel shifter verilog code for 64 bit barrel shifter barrel shifter using verilog 8 bit barrel shifter

    xilinx MTBF

    Abstract: X094 XAPP094 XC4005E XC2VP4
    Text: Application Note: Virtex-II Pro Family R Metastable Recovery in Virtex-II Pro FPGAs Author: Peter Alfke XAPP094 v3.0 February 10, 2005 Summary This application note describes the probability of a metastable event occuring in a Xilinx Virtex -II Pro FPGA. The test circuit measures the Mean Time Between Failure (MTBF) of


    Original
    PDF XAPP094 XC4005E, xilinx MTBF X094 XAPP094 XC4005E XC2VP4

    vhdl sdram

    Abstract: CLK180 FD64 PC-100 SRL16 XAPP200 virtex 5 ddr data path V300BG432 signal path designer
    Text: Application Note: Virtex Series and Spartan-II Family R XAPP200 v2.2 February 18, 2000 Synthesizable 1.6 GBytes/s DDR SDRAM Controller Author: Jennifer Tran Summary The DLLs and the SelectI/O features in the Virtex™ architecture and Spartan™-II family


    Original
    PDF XAPP200 64-bit XAPP179, vhdl sdram CLK180 FD64 PC-100 SRL16 XAPP200 virtex 5 ddr data path V300BG432 signal path designer

    XAPP653

    Abstract: LVDCI33 1N4004 LT1763 LT1763CS8 LVCMOS25 PCI33 QS3861 TPS7301 XAPP646
    Text: Application Note: Virtex-II Pro Family R Using 3.3V I/O Guidelines in a Virtex-II Pro Design XAPP659 v1.3 May 6, 2003 Summary This application note describes guidelines on interfacing a 3.3V I/O standard (PCI, LVTTL, and LVCMOS) in a Virtex-II Pro system design. Topics include overshoot/undershoot design


    Original
    PDF XAPP659 XAPP653 LVDCI33 1N4004 LT1763 LT1763CS8 LVCMOS25 PCI33 QS3861 TPS7301 XAPP646

    XAPP134

    Abstract: MT48LC1M16A1 vhdl sdram TS10 TS11 XCV300 MT48LC1M16A1S SRL16 vhdl code for sdram controller
    Text: Application Note: Virtex Series and Spartan-II Family R Synthesizable High-Performance SDRAM Controllers XAPP134 v3.2 November 1, 2002 Summary Synchronous DRAMs are available in speed grades above 100 MHz using LVTTL I/Os. The Virtex series of FPGAs and the Spartan™-II family of FPGAs have many features, such as


    Original
    PDF XAPP134 32-bit XAPP134 MT48LC1M16A1 vhdl sdram TS10 TS11 XCV300 MT48LC1M16A1S SRL16 vhdl code for sdram controller

    2S100

    Abstract: SPARTAN-II 2S30 what the difference between the spartan and virtex 2S15 2S50 CS144 FG256 PQ208 TQ144
    Text: Spartan-II Family FAQ 1. What is the Spartan-II family? The Spartan-II family is the next generation family of the Spartan Series based on the industry-leading Virtex architecture. The Spartan-II family extends the portion of the ASIC market that Xilinx can address, while


    Original
    PDF 18u/0 XC2S150-6 XC2S150-5. 2S100 SPARTAN-II 2S30 what the difference between the spartan and virtex 2S15 2S50 CS144 FG256 PQ208 TQ144

    infiniband Physical Medium Attachment

    Abstract: CX27201 TLK3101 VSC7123 VSC7216-01 XC2VP20 XC2VP30 XC2VP40 XC2VP70 SIGNAL PATH DESIGNER
    Text: White Paper: Virtex-II Pro Family R WP160 v1.1 October 22, 2002 Emulating External SERDES Devices with Embedded RocketIO Transceivers By: Matt DiPaolo The Virtex-II Pro Platform FPGA provides an attractive single-chip solution to serial transceiver design problems that previously required multiple


    Original
    PDF WP160 VSC7123, VSC7216-01, TLK3101, CX27201. infiniband Physical Medium Attachment CX27201 TLK3101 VSC7123 VSC7216-01 XC2VP20 XC2VP30 XC2VP40 XC2VP70 SIGNAL PATH DESIGNER

    XC2S15-VQ100

    Abstract: g5209 SPARTAN-II xc2s200 pq208 SPARTAN-II xc2s200 pq208 pin assignments XC2S150 IR P116 microcontroller based automatic power factor correction MULTIPLEXER IC max 455 SPARTAN XC2S50 PQ208
    Text: Spartan-II 2.5V Family Field Programmable Gate Arrays R DS001 v1.0 March 14, 2000 - Advance Product Specification Introduction • The Spartan -II family is the second generation high-volume production FPGA solution, based on the highly successful Virtex™ family architecture. The family delivers all


    Original
    PDF DS001 TQ144 XC2S50 XC2S100, XC2S15 VQ100 XC2S200. XC2S15, XC2S30 XC2S15-VQ100 g5209 SPARTAN-II xc2s200 pq208 SPARTAN-II xc2s200 pq208 pin assignments XC2S150 IR P116 microcontroller based automatic power factor correction MULTIPLEXER IC max 455 SPARTAN XC2S50 PQ208

    vhdl code for 32 bit pn sequence generator

    Abstract: vhdl code 8 bit LFSR vhdl code 16 bit LFSR vhdl code for pseudo random sequence generator vhdl code for 7 bit pseudo random sequence generator vhdl code for pn sequence generator qpsk modulation VHDL CODE 4 bit pn sequence generator vhdl code for pn sequence generator using lfsr vhdl code 12 bit LFSR
    Text: Application Note: Virtex Series, Virtex-II Series, and Spartan-II Family R PN Generators Using the SRL Macro Author: Andy Miller and Michael Gulotta XAPP211 v1.2 June 14, 2004 Summary Pseudo-random Noise (PN) generators are at the heart of every spread spectrum system.


    Original
    PDF XAPP211 16-bit SRL16 vhdl code for 32 bit pn sequence generator vhdl code 8 bit LFSR vhdl code 16 bit LFSR vhdl code for pseudo random sequence generator vhdl code for 7 bit pseudo random sequence generator vhdl code for pn sequence generator qpsk modulation VHDL CODE 4 bit pn sequence generator vhdl code for pn sequence generator using lfsr vhdl code 12 bit LFSR

    vhdl code for phase frequency detector

    Abstract: vhdl code for phase frequency detector for FPGA maxim vco XAPP250 verilog code for phase detector XAPP224 DATA RECOVERY wolaver x250040 vhdl code for DCO phase detector
    Text: Application Note: Virtex-II Family Clock and Data Recovery with Coded Data Streams R Author: Leonard Dieguez XAPP250 v1.3.2 May 2, 2007 Summary This application note and reference design outline a method to implement clock and data recovery in Virtex -II devices. Although not limiting the implementation to a specific FPGA


    Original
    PDF XAPP250 8B/10B XAPP224. app979, vhdl code for phase frequency detector vhdl code for phase frequency detector for FPGA maxim vco XAPP250 verilog code for phase detector XAPP224 DATA RECOVERY wolaver x250040 vhdl code for DCO phase detector

    full vhdl code for alu picoblaze

    Abstract: XAPP213 X213 XC2S15 XCV1000 XCV50 vhdl based program on 8 bit microcontroller xapp213.zip
    Text: Application Note: Virtex Series and Spartan-II family R XAPP213 v1.2 April 30, 2002 Summary PicoBlaze 8-Bit Microcontroller for Virtex Devices Author: Ken Chapman The Constant (k) Coded Programmable State Machine (PicoBlaze) solution presented in this application note is a fully embedded 8-bit microcontroller macro for the Virtex and Spartan II devices. The module is remarkably small at just 35 CLBs, less than half of the smallest


    Original
    PDF XAPP213 XC2S15 XCV2000 256instruction full vhdl code for alu picoblaze XAPP213 X213 XCV1000 XCV50 vhdl based program on 8 bit microcontroller xapp213.zip

    verilog code for ultrasonic sensor with fpga

    Abstract: free verilog code of median filter obstacle detection through ultrasonic sensors and verilog code for median filter free vHDL code of median filter verilog median filter sharp gp2d150a vhdl code for lcd display VHDL code of lcd display obstacle sensors
    Text: Application Note: Virtex-II Pro Family Haptic Feedback Indication for a BlindSpot Detection System R XAPP435 v1.0 January 19, 2005 Author: Lynne A. Slivovsky Summary This application note describes how to interface external sensors and actuators with the


    Original
    PDF XAPP435 XAPP672. com/bvdocs/appnotes/xapp435 XAPP672 verilog code for ultrasonic sensor with fpga free verilog code of median filter obstacle detection through ultrasonic sensors and verilog code for median filter free vHDL code of median filter verilog median filter sharp gp2d150a vhdl code for lcd display VHDL code of lcd display obstacle sensors

    verilog code 16 bit LFSR

    Abstract: vhdl code for 7 bit pseudo random sequence generator verilog code 8 bit LFSR vhdl code 12 bit LFSR verilog code 32 bit LFSR vhdl code for pseudo random sequence generator in verilog code for pseudo random sequence generator in verilog code 5 bit LFSR vhdl code for 32 bit pn sequence generator vhdl code for pseudo random sequence generator
    Text: Application Note: Virtex Series and Spartan-II Family R PN Generators Using the SRL Macro Author: Andy Miller and Michael Gulotta XAPP211 v1.0 February 4, 2000 Summary Pseudo-random Noise (PN) generators are at the heart of every spread spectrum system.


    Original
    PDF XAPP211 16-bit SRL16 verilog code 16 bit LFSR vhdl code for 7 bit pseudo random sequence generator verilog code 8 bit LFSR vhdl code 12 bit LFSR verilog code 32 bit LFSR vhdl code for pseudo random sequence generator in verilog code for pseudo random sequence generator in verilog code 5 bit LFSR vhdl code for 32 bit pn sequence generator vhdl code for pseudo random sequence generator

    XAPP662

    Abstract: PPC405 XAPP138 XAPP660 XAPP661 XC2VP20 FF1152 FF672 Virtex-II Platform FPGA Complete All Four Module verilog code of prbs pattern generator
    Text: Application Note: Virtex-II Pro Family R XAPP662 v1.1 July 3, 2003 Summary In-Circuit Partial Reconfiguration of RocketIO Attributes Author: Vince Eck, Punit Kalra, Rick LeBlanc, and Jim McManus This application note describes in-circuit partial reconfiguration of RocketIO transceiver


    Original
    PDF XAPP662 PPC405) XAPP661: pdf/ug024 pdf/ug012 XAPP662 PPC405 XAPP138 XAPP660 XAPP661 XC2VP20 FF1152 FF672 Virtex-II Platform FPGA Complete All Four Module verilog code of prbs pattern generator

    PPC405

    Abstract: XAPP655 XC2VP125 Virtex-II Platform FPGA Complete All Four Module "routing tables"
    Text: Application Note: Virtex-II Pro Family R Mixed-Version IP Router MIR Author: Gordon Brebner XAPP655 (v1.0) November 19, 2002 Summary This application note describes a reference design for a mixed-version IP router (MIR) servicing up to four gigabit Ethernet ports. MIRs are useful where several gigabit Ethernet networks are


    Original
    PDF XAPP655 PPC405 XAPP655 XC2VP125 Virtex-II Platform FPGA Complete All Four Module "routing tables"

    sincera

    Abstract: AN-303 AN-349 IDT72V51236 IDT72V51246 IDT72V51256 IDT72V51336 IDT72V51346 IDT72V51356 IDT72V51436
    Text: INTERFACING IDT's 3.3V MULTI-QUEUE FIFO TO THE VIRTEX II FPGA PRELIMINARY APPLICATION NOTE AN-349 By Stewart Speed Since the device is programmable and queues are addressable on both the write and read port, there is some control involved in the operation of the ports.


    Original
    PDF AN-349 IDT72V51333 IDT72V51333 sincera AN-303 AN-349 IDT72V51236 IDT72V51246 IDT72V51256 IDT72V51336 IDT72V51346 IDT72V51356 IDT72V51436

    digital clock using logic gates

    Abstract: uart vhdl fpga virtex 6 design 12 Hour Digital Clock using multiplexer XC40250XV XCV100 XCV1000 XCV150 XCV200 XCV300 XCV400
    Text: The Xilinx VirtexTM Series: Redefining FPGAs A Product Backgrounder Introduction The new Xilinx Virtex series, now shipping, fundamentally redefines programmable logic by expanding the traditional capabilities of field programmable gate arrays FPGAs to include a powerful set of


    Original
    PDF

    virtex 6 fpga based image processing

    Abstract: virtex 5 fpga based image processing Virtex 4 uart datasheet BG352 CLK180 TQ144 VQ100 XC40250XV XC4085XL Virtex 4 uart
    Text: Redefining the FPGA New FPGA platform first to offer system designers powerful board-level I/O, clock, and memory functions on a chip for under $10 Virtex FPGAs Shipping Now 10M Gates In 2002 Density system gates 10M Virtex II 2M s e t a g n o i ill y Virtex


    Original
    PDF XC40250XV XC40125XV XC4085XL VQ100 TQ144 PQ/HQ240 BG352 BG432 BG560 XCV100 virtex 6 fpga based image processing virtex 5 fpga based image processing Virtex 4 uart datasheet BG352 CLK180 TQ144 VQ100 XC40250XV XC4085XL Virtex 4 uart

    what the difference between the spartan and virtex

    Abstract: PCI33 XC2000 XC3000 XC4000 XCV100 XCV150 XCV200 XCV300 XCV50
    Text: QUESTIONS AND ANSWERS FOR XILINX VIRTEX SERIES Q. Why do you say, "Xilinx is redefining the FPGA"? Until Virtex series, the measuring criteria for an FPGA has focused on density and performance. Virtex series both significantly exceeds these current standards and offers more. In developing a device capable of


    Original
    PDF it/66 XCV50 XCV100 XCV150 XCV200 XCV300 XCV400 XCV600 XCV800 what the difference between the spartan and virtex PCI33 XC2000 XC3000 XC4000 XCV100 XCV150 XCV200 XCV300 XCV50

    XC4000X

    Abstract: XC9500 schematic diagram AND gates
    Text: R ALLIANCE Series Software Synopsys FPGA Compiler Implementation Flow Module Generators EDN 3rd Party Schematic Simulator May require user defined symbol if not part of a Xilinx provided interface. .V .VHD LogiBLOX .NGC= Xilinx Binary Netlist VHDL Verilog


    Original
    PDF