SN54FB2033
Abstract: SN74FB2033A
Text: SN54FB2033, SN74FB2033A 8-BIT TTL/BTL REGISTERED TRANSCEIVERS S C BS174G - N O VEM BER 1991 - REVISED N O VEM BER 1996 Compatible With IEEE 1194.1-1991 BTL Standard B-Port Biasing Network Preconditions the Connector and PC Trace to the BTL High-Level Voltage
|
OCR Scan
|
PDF
|
SN54FB2033,
SN74FB2033A
SCBS174G
SN54FB2033
SN54FB2033
SN74FB2033A
|
QS3245
Abstract: SN74CBT3245A
Text: SN74CBT3245A OCTAL BUS SWITCH SC DS002G - N O VEM BER 1992 - REVISED N O VEM BER 1996 • Functionally Equivalent to QS3245 • Standard ’245-Type Pinout DB, DGV, DW, O R PW PACKAGE TOP VIEW • 5 -il Switch Connection Between Two Ports • TTL-Compatible Control Input Levels
|
OCR Scan
|
PDF
|
SN74CBT3245A
SCDS002G
QS3245
245-Type
SN74CBT3245A
QS3245
|
SN74FB2041A
Abstract: FB2041A SN54FB2041A 3a03
Text: SN54FB2041A, SN74FB2041A 7-BIT TTL/BTL TRANSCEIVERS S C B S 1 7 2 E - N O VEM BER 1991 - REVISED N O VEM BER 1996 Compatible With IEEE 1194.1-1991 BTL Standard B-Port Biasing Network Preconditions the Connector and PC Trace to the Backplane Transceiver Logic High-Level Voltage
|
OCR Scan
|
PDF
|
SN54FB2041A,
SN74FB2041A
SCBS172E-
SN54FB2041A
SN74FB2041A
FB2041A
SN54FB2041A
3a03
|
SN54FB2032
Abstract: SN74FB2032
Text: SN54FB2032, SN74FB2032 9-BIT TTL/BTL COMPETITION TRANSCEIVERS S C B S 1 7 5 E - N O VEM BER 1991 - REVISED N O VEM BER 1996 • ■ • I I f Compatible With IEEE 1194.1-1991 BTL Standard • TTL A ^ o rt, Backplane Transceiver Logic (BTL) B Port • Open-Collector B-Port Outputs Sink
|
OCR Scan
|
PDF
|
SN54FB2032,
SN74FB2032
SCBS175E-
SN54FB2032
SN54FB2032
SN74FB2032
|
SN54FB2040
Abstract: FB2040 SN74FB2040
Text: SN54FB2040, SN74FB2040 8-BIT TTL/BTL TRANSCEIVERS S C B S 1 7 3 F - N O VEM BER 1991 - REVISED N O VEM BER 1996 C om patible W ith IEEE 1194.1-1991 BTL S tandard BIAS V c c Pin M inim izes S ignal D isto rtio n D uring Live Inse rtio n o r W ithdraw al TTL A J^ort, B ackplane T ra nsce ive r Lo g ic
|
OCR Scan
|
PDF
|
SN54FB2040,
SN74FB2040
SCBS173F-
SN54FB2040
SN54FB2040
FB2040
SN74FB2040
|
Untitled
Abstract: No abstract text available
Text: SN74LVCC4245A OCTAL DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE OUTPUT VOLTAGE AND 3-STATE OUTPUTS _ SC AS5a4D^JO VEM M Hm 6-REVISEDD ECE^ER 1997 EPIC Enhanced-Performance Implanted CMOS Submicron Process V DB,
|
OCR Scan
|
PDF
|
SN74LVCC4245A
MIL-STD-883,
JESD17
12ugh
|
Untitled
Abstract: No abstract text available
Text: SN54HCT32, SN74HCT32 QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS064A - NO VEM BER 1968 - REVISED JANUARY 1996 • Inputs Are TTL-Voltage Compatible • Package Options Include Plastic Small-Outllne D , Shrink Small-Outllne (DB), Thin Shrink Small-Outllne (PW),
|
OCR Scan
|
PDF
|
SN54HCT32,
SN74HCT32
SCLS064A
300-mll
SN54HCT32
SN74HCT32
HCT32
SN54HCT32
|
body marking TPS
Abstract: No abstract text available
Text: TPS3705-30, TPS3705-33, TPS3705-50 TPS3707-25, TPS3707-30, TPS3707-33, TPS3707-50 PROCESSOR SUPERVISORY CIRCUITS WITH POWER-FAIL SLVS184B - N O VEM BE R 1998 - R EVISED JA N U A R Y 1999 TPS3705 . . . D PACKAGE TOP VIEW (features Power-On Reset Generator with Fixed
|
OCR Scan
|
PDF
|
TPS3705-30,
TPS3705-33,
TPS3705-50
TPS3707-25,
TPS3707-30,
TPS3707-33,
TPS3707-50
SLVS184B
TPS3705
MAX705
body marking TPS
|
74ACT11086
Abstract: No abstract text available
Text: 54ACT11086, 74ACT11086 QUADRUPLE 2-INPUT EXCLUSIVE-OR GATES T 10185— D3390, N O VEM BER 1969 54ACT11086 . . . J PACKAGE 74ACT11086 . . . D OR N PACKAGE • Inputs are TTL-Voltage Compatible • Flow-Through Architecture to Optimize PCB Layout TOP VIEW
|
OCR Scan
|
PDF
|
54ACT11086,
74ACT11086
D3390,
500-mA
300-mll
54ACT11086
74ACT11086
|
SN54HCT02
Abstract: SN74HCT02
Text: SN54HCT02, SN74HCT02 QUADRUPLE 2-INPUT POSITIVE-NOR GATES SCLS065A - N O VEM B ER 1988 - R EVISED JANUARY 1996 Inputs Are TTL-Voltage Compatible Package Options Include Plastic Small-Outline D and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and
|
OCR Scan
|
PDF
|
SN54HCT02,
SN74HCT02
SCLS065A
300-mil
SN54HCT02
SN74HCT02
SN54HCT02
SN74Hture
D1D5374
|
si1220
Abstract: differential line driver and receiver pair SN65LVDS050 SN65LVDS051 SN65LVDS179 SN65LVDS180 SLLS301C-APRIL
Text: SN65LVDS179, SN65LVDS180, SN65LVDS050, SN65LVDS051 HIGH-SPEED DIFFERENTIAL LINE DRIVERS AND RECEIVERS SLLS301C - AP R IL 1998 - REVISED N O VEM BER 1998 • • • Meets or Exceeds the Requirements of ANSI TIA/EIA-644-1995 Standard Signaling Rates up to 400 Mbps
|
OCR Scan
|
PDF
|
SN65LVDS179,
SN65LVDS180,
SN65LVDS050,
SN65LVDS051
SLLS301C
TIA/EIA-644-1995
or65LVDS050,
SLLS301C-APRIL
4040047/D
si1220
differential line driver and receiver pair
SN65LVDS050
SN65LVDS051
SN65LVDS179
SN65LVDS180
|
16T MARKING
Abstract: ANA 618 TL16C550 74LS245 TL16C450 TL16C452 TL16C550B MCR 2225 lpc 2238
Text: TL16C552AI DUAL ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH FIFO SLLS 189A - N O VEM BER 1994 - REVISED M ARCH 1996 • Programmable Serial Interface Characteristics for Each Channel: - 5-, 6-, 7-, or 8-Bit Characters - Even, Odd, or No Parity Bit Generation
|
OCR Scan
|
PDF
|
TL16C552AI
SLLS189A
TL16C550
16-Byte
16-MHz
Tbl724
01Q17B5
16T MARKING
ANA 618
74LS245
TL16C450
TL16C452
TL16C550B
MCR 2225
lpc 2238
|
Untitled
Abstract: No abstract text available
Text: T1SP3290 DUAL SYMMETRICAL TRANSIENT VOLTAGE SUPPRESSORS Copyright 1997, P ow e rIn o w rtom Limned, UK NO VEM BER 1886 - REVISED SEPTEM B ER 1987 TELECOMMUNICATION SYSTEM SECONDARY PROTECTION • lon-lm plarrted Brssfcdown Region P recise end Stable Voltage
|
OCR Scan
|
PDF
|
T1SP3290
2/31Q
TISP3290
|
ahct16245
Abstract: SN54AHCT16245 SN74AHCT16245 MH723
Text: SN54AHCT16245, SN74AHCT16245 16-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SCLS335A - M A R C H 1996 - R EVISED N O VEM B ER 1996 Members of the Texas Instruments Widebus Family SN54AHCT16245 . . . WD PACKAGE SN74AHCT16245 . . . DGG OR DL PACKAGE TOP VIEW
|
OCR Scan
|
PDF
|
SN54AHCT16245,
SN74AHCT16245
16-BIT
SCLS335A
300-mil
380-mil
25-mil
SN54AHCT16245
SN74AHCT16245
AHCT16245
SN54AHCT16245
MH723
|
|
54ACT11827
Abstract: 74ACT11827
Text: 54ACT11827, 74ACT11827 10-BIT BUFFERS/BUS DRIVERS WITH 3-STATE OUTPUTS I D3373, NO VEM BER 1989 - REVISED A P R IL 1993 _ • I I I | * Inputs Are TTL-Voltage Compatible * 3-State Outputs Drive Bus Lines or Buffer Memory Address Registers
|
OCR Scan
|
PDF
|
500-mA
300-mil
10-bit
S55303
54ACT11827
74ACT11827
|
SCR Gate Drive
Abstract: tl7770
Text: TL7770-5, TL7770-12, TL7770-15 DUAL POWER-SUPPLY SUPERVISORS _D3035, OCTO BER 1987-R E V IS E D NO VEM BER 1991 • D W ,J,O R N PACKAGE TOP VIEW Power-On Reset Generator Automatic Reset Generation After Voltage Drop 1 RESIN [ 1 16 ] V CC 15 ] 2RESIN
|
OCR Scan
|
PDF
|
TL7770-5,
TL7770-12,
TL7770-15
D3035,
1987-R
250-mA
SCR Gate Drive
tl7770
|
Untitled
Abstract: No abstract text available
Text: CDC2586 3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH 3-STATE OUTPUTS _SCAS337B - FEBRU A RY 1993 - REV ISED NO VEM BER 1995 * Low Output Skew for Clock-Dlstrlbutlon and Clock-Generatlon Applications Operates at 3.3-V Vqc Distributes One Clock input to Twelve
|
OCR Scan
|
PDF
|
CDC2586
SCAS337B
|
SN74ALVCH16600
Abstract: No abstract text available
Text: SN74ALVCH16600 18-BIT UNIVERSAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS S C E S 030A - JULY 1995 - REVISED N O VEM BER 1996 Member of the Texas Instruments Widebus Family EPIC™ Enhanced-Performance Implanted CMOS Submicron Process UBT™ (Universal Bus Transceiver)
|
OCR Scan
|
PDF
|
SN74ALVCH16600
18-BIT
SCES030A
MIL-STD-883,
JESD-17
300-mil
10MHz,
|
SN74ALVCH16501
Abstract: X12V
Text: SN74ALVCH16501 18-BIT UNIVERSAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS S C E S 024A - JULY 1995 - REVISED N O VEM BER 1996 DGG OR DL PACKAGE TOP VIEW Member of the Texas Instruments Widebus Family E P IC ™ (Enhanced-Performance Implanted CMOS) Submicron Process
|
OCR Scan
|
PDF
|
SN74ALVCH16501
18-BIT
SCES024A
MIL-STD-883,
JESD-17
300-mil
10MHz,
X12V
|
Untitled
Abstract: No abstract text available
Text: 74ACT11825 8-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS S C A S 154A - D3715, NO VEM BER 1990 - R EVISED APRIL 1993 Inputs Are TTL-Voltage Compatible DW PACKAGE TOP VIEW Multiple Output Enables Allow Multiuser Control of the Interface OËT[ 1Q [ 2Q [
|
OCR Scan
|
PDF
|
74ACT11825
D3715,
500-mA
|
SN65LVDS93
Abstract: interlace parity DS90CR285 SN65LVDS94 SN74FB2032 SN74FB203
Text: SN65LVDS93 N-LINK TRANSMITTER S LLS 302A - MAY 1998 - REVISED N O VEM BER 1998 28:4 Data Channel Compression at up to 1.82 Gigabits per Second Throughput Suited for Point-to-Point Subsystem Communication With Very Low EMI DGG PACKAGE TOP VIEW V CC [ 1 #
|
OCR Scan
|
PDF
|
SN65LVDS93
SLLS302A
MO-153
SN65LVDS93
interlace parity
DS90CR285
SN65LVDS94
SN74FB2032
SN74FB203
|
SN75LVDS93
Abstract: SN75LVDS94 DS90CR286 SN65LVDS93 SN65LVDS94 SN65LVDS95 microwave transceiver 3.9 8 bit Parallel-Out Shift Register
Text: SN65LVDS94 N-LINK RECEIVER S LLS 298A - MAY 1998 - REVISED N O VEM BER 1998 • • • • 4:28 Data Channel Expansion at up to 1.820 Gigabits per Second Throughput Suited for Point-to-Point Subsystem Communication With Very Low EMI DGG PACKAGE TOP VIEW
|
OCR Scan
|
PDF
|
SN65LVDS94
SLLS298A
MO-153
SN75LVDS93
SN75LVDS94
DS90CR286
SN65LVDS93
SN65LVDS94
SN65LVDS95
microwave transceiver 3.9
8 bit Parallel-Out Shift Register
|
CDCR81
Abstract: MO-137
Text: CDCR81 DIRECT RAMBUS CLOCK GENERATOR S C A S 6 0 6 - N O VEM BER 1998 DBQ PACKAGE TOP VIEW 400-MHz Differential Clock Source for Direct Rambus Memory Systems for an 800-MHz Data Transfer Rate • Synchronizes the Clock Domains of the Rambus Channel With an External System
|
OCR Scan
|
PDF
|
CDCR81
SCAS606-
400-MHz
800-MHz
24-PIN
MO-137
CDCR81
MO-137
|
it4140
Abstract: No abstract text available
Text: SN74LVC16652 16-BIT BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS I SCAS31 SB - N O VEM BER 1993 - R EVISED JULY 1995 Member of the Texas Instruments Wldebus Family EPIC™ Enhanced-Performance Implanted CMOS Submicron Process DQQ OR DL PACKAGE (TOP VIEW)
|
OCR Scan
|
PDF
|
JESD-17
300-mll
SN74LVC16652
16-BIT
SCAS31
10EAB
it4140
|