Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    PARAMETER OF 74ALS20 Search Results

    PARAMETER OF 74ALS20 Result Highlights (4)

    Part ECAD Model Manufacturer Description Download Buy
    SN74ALS20ANSR Texas Instruments Dual 4-Input Positive-NAND Gates 14-SO 0 to 70 Visit Texas Instruments Buy
    SN74ALS20AN Texas Instruments Dual 4-Input Positive-NAND Gates 14-PDIP 0 to 70 Visit Texas Instruments Buy
    SN74ALS20AD Texas Instruments Dual 4-Input Positive-NAND Gates 14-SOIC 0 to 70 Visit Texas Instruments Buy
    SN74ALS20ADR Texas Instruments Dual 4-Input Positive-NAND Gates 14-SOIC 0 to 70 Visit Texas Instruments Buy

    PARAMETER OF 74ALS20 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    74ALS

    Abstract: 74ALS20A 74ALS20AD 74ALS20AN 74ALS20 Philips Semiconductors 1996
    Text: INTEGRATED CIRCUITS 74ALS20A Dual 4-Input NAND gate Product specification IC05 Data Handbook Philips Semiconductors 1996 Jul 01 Philips Semiconductors Product specification Dual 4-input NAND gate TYPE 74ALS20A TYPICAL PROPAGATION DELAY TYPICAL SUPPLY CURRENT


    Original
    PDF 74ALS20A 14-pin 74ALS20AN OT27-1 74ALS20AD OT108-1 SC00024 74ALS 74ALS20A 74ALS20AD 74ALS20AN 74ALS20 Philips Semiconductors 1996

    74ALS

    Abstract: 74ALS20A 74ALS20AD 74ALS20AN
    Text: 74ALS20A Dual 4-Input NAND Gates Product Specification FUNCTION TABLE A H INPUTS c B H TYPE OUTPUT D TYPICAL SUPPLY CURRENT TOTAL TYPICAL PROPAGATION DELAY 4 .5 ns 7 4A L S 2 0 A 0 .6 5 m A _ I- - V H X H L X H 14-Pin Plastic DIP


    OCR Scan
    PDF 74ALS20A 74ALS20A 14-Pin 74ALS20AN 74ALS20AD 74ALS 500ns 74ALS20AD 74ALS20AN

    Untitled

    Abstract: No abstract text available
    Text: Philips Sem iconductors Product specification Dual 4-input NAND gate TYPE 74ALS20A TYPICAL PROPAGATION DELAY TYPICAL SUPPLY CURRENT TOTAL 4.5ns 0.65m A 74ALS20A PIN CONFIGURATION ORDERING INFORMATION O RDER CODE DESCRIPTION CO M M E R C IA L RANGE V Cc = 5 V ±10%,


    OCR Scan
    PDF 74ALS20A 74ALS20AN 74ALS20AD SC00024 14-pin OT27-1 T108-1 74ALS

    MS-012-AB

    Abstract: 74ALS 74ALS20A 74ALS20AD 74ALS20AN SOL-24 TEXTOOL SOCKET DIP16
    Text: 74ALS20A Signetics Dual 4-Input NAND Gates Product Specification ALS Products FUNCTION TABLE INPUTS TYPICAL PROPAGATION DELAY TYPE OUTPUT 4 .5 ns 74A L S 2 0 A TYPICAL SUPPLY CURRENT TOTAL 0 .6 5 mA A B c D Ÿ H H H H L L X X X H X L X X H X X L X H 14-Pin Plastic DIP


    OCR Scan
    PDF 74ALS20A 74ALS20A 14-Pin 74ALS20AN 74ALS20AD 74ALS 20piA/0 6M-1982. eounterdock-22) MS-012-AB 74ALS20AD 74ALS20AN SOL-24 TEXTOOL SOCKET DIP16

    Untitled

    Abstract: No abstract text available
    Text: SN74ALS20A, SN74AS20. SN54ALS20A, SN54AS20 DUAL 4-INPUT POSITIVE-NAND GATES D2661. APRIL 1982-REVISED MAY 1986 Package Options Include Plastic ''Small Outline" Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs 8NB4AL620A, 8N64AS20


    OCR Scan
    PDF SN74ALS20A, SN74AS20. SN54ALS20A, SN54AS20 D2661. 1982-REVISED 300-mil 8NB4AL620A, 8N64AS20 8N74ALS20A.

    Untitled

    Abstract: No abstract text available
    Text: TO SH IBA TC74VHC20 F/FN/FS/FT TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC TC74VHC20F, TC74VHC20FN, TC74VHC20FS, TC74VHC20FT DUAL 4 -INPUT NAND GATE The TC74VHC20 is an advanced high speed CMOS 4-INPUT NAND GATE fabricated with silicon gate C2MOS technology.


    OCR Scan
    PDF TC74VHC20 TC74VHC20F, TC74VHC20FN, TC74VHC20FS, TC74VHC20FT TC74VH 14PIN 200mil OP14-P-300-1

    74ALS20

    Abstract: No abstract text available
    Text: TOSHIBA TC74VHC20F/FN/FS/FT TOSHIBA CMO S DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC TC74VHC20F, TC74VHC20FN, TC74VHC20FS, TC74VHC20FT DUAL 4 -INPUT NAND GATE The TC74VHC20 is an advanced high speed CMOS 4-INPUT NAND GATE fabricated with silicon gate C2MOS technology.


    OCR Scan
    PDF TC74VHC20F/FN/FS/FT TC74VHC20F, TC74VHC20FN, TC74VHC20FS, TC74VHC20FT TC74VHC20 74ALS20

    Untitled

    Abstract: No abstract text available
    Text: TOSHIBA TC74VHC20F/FN/FT TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC TC74VHC20F, TC74VHC20FN, TC74VHC20FT DUAL 4 -INPUT NAND Note The JED EC SOP (FN) is not available in Japan GATE The TC74VHC20 is an advanced high speed CMOS 4-INPUT NAND GATE fabricated with silicon gate C2MOS technology.


    OCR Scan
    PDF TC74VHC20F/FN/FT TC74VHC20F, TC74VHC20FN, TC74VHC20FT TC74VHC20 14PIN 200mil OP14-P-300-1

    74ALS20

    Abstract: TC74VHC20F TC74VHC20FN TC74VHC20FS TC74VHC20FT parameter of 74ALS20
    Text: TOSHIBA TC74VHC20F/FN/FS/FT TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC TC74VHC20F, TC74VHC20FN, TC74VHC20FS, TC74VHC20FT DUAL 4 -INPUT NAND GATE The TC74VHC20 is an advanced high speed CMOS 4-INPUT NAND GATE fabricated with silicon gate C2MOS technology.


    OCR Scan
    PDF TC74VHC20F/FN/FS/FT TC74VHC20F, TC74VHC20FN, TC74VHC20FS, TC74VHC20FT TC74VHC20 14PIN 200mil OP14-P-3QO-1 74ALS20 TC74VHC20F TC74VHC20FN TC74VHC20FS TC74VHC20FT parameter of 74ALS20

    parameter of 74ALS20

    Abstract: No abstract text available
    Text: TO SHIBA TC74VHC20F/FN/FT TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC TC74VHC20F, TC74VHC20FN, TC74VHC20FT DUAL 4 -INPUT NAND Note The JEDEC SOP (FN) is not available in Japan GATE The TC74VHC20 is an advanced high speed CMOS 4-INPUT NAND GATE fabricated with silicon gate C2MOS technology.


    OCR Scan
    PDF TC74VHC20F/FN/FT TC74VHC20F, TC74VHC20FN, TC74VHC20FT TC74VHC20 14PIN 200mil OP14-P-300-1 34TYP parameter of 74ALS20

    parameter of 74ALS20

    Abstract: 74ALS20 TC74VHC20F TC74VHC20FN TC74VHC20FT
    Text: TO SH IBA TC74VHC20F/FN/FT TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC TC74VHC20F, TC74VHC20FN, TC74VHC20FT DUAL 4 -INPUT NAND Note The JED EC SOP (FN) is not available in Japan GATE The TC74VHC20 is an advanced high speed CMOS 4-INPUT NAND GATE fabricated with silicon gate C2MOS technology.


    OCR Scan
    PDF TC74VHC20F/FN/FT TC74VHC20F, TC74VHC20FN, TC74VHC20FT TC74VHC20 parameter of 74ALS20 74ALS20 TC74VHC20F TC74VHC20FN TC74VHC20FT

    74ALS573AD

    Abstract: 74als245a 74als561 74ALS131
    Text: M IT S U B IS H I.ALSTTLs M 74A LS 573A P ,c»c9"?” cha«5e- l ^ Y & '- á 7 - 'O S " 91D 12593 ÍDGTL LOGI C DESCRIPTION D PIN CONFIGURATION TOP VIEW) OUTPUT CONTROL INPUT ID FEATURES 3D - E - E - E 5D ~ E 6D -U . - E 2D 2Q - 20 3D 3Q — iz l - 3Q 4D


    OCR Scan
    PDF M74ALS573AP 14-PIN 150mil 16P2P 16-PIN 150mil T-90-20 20P2V 20-PIN 300mil 74ALS573AD 74als245a 74als561 74ALS131

    Untitled

    Abstract: No abstract text available
    Text: 7 N tO * . 7 MITSUBISHI A LSTTLs - 0 5 - D U A L 4 - B IT D - T Y P E E D G E - T R IG G E R E D F L IP - F L O P W IT H 3 - S T A T E O U T P U T IN V E R T E D CDGTL LOGIC) DESCRIPTION The M74ALS876AP is a semiconductor integrated circuit consisting of two 4-bit D-type positive edge-triggered


    OCR Scan
    PDF M74ALS876AP i49827 M74ALS876AP 16P2P 16-PIN 150mil T-90-20 20P2V 300mil

    DT530

    Abstract: 74ALS193D 74ALS573AD
    Text: MITSUBISHI ÍDGTL LOGIC} TI D E I bEMTflE? .0012450 S I M ITSUBISHI ALSTTLS 6249827 MITSUBISHI M 7 4 A L S 2 4 0 A P 91D 12458 D CDGTL LOGIC OCTAL B U FFER/LIN E D R IVE R W IT H 3-STATE O U TPUT IN V E R T E D ) 7 ^ 5 5 - 0 DESCRIPTION The M74ALS240AP is a semiconductor Integrated circuit


    OCR Scan
    PDF M74ALS240AP -15mA) 150mil 16P2P 16-PIN T-90-20 20P2V 20-PIN 300mil DT530 74ALS193D 74ALS573AD

    Untitled

    Abstract: No abstract text available
    Text: MITSUBISHI ALSTTLs M 74A LS1243A P MITSUBISHI iDGTL LOGIC} TI D E | bS4iaa7 DD 15743 4 | Q UADRUPLE BUS TR A N S C E IVE R W IT H 3-STATE O UTPUT N O N IN VER TED /- DESCRIPTION The M74ALS1243AP is a semiconductor integrated circuit consisting of four bus transmitter/receiver circuits with


    OCR Scan
    PDF LS1243A M74ALS1243AP M74ALS243AP 16P2P 16-PIN 150mil T-90-20 20P2V 20-PIN 300mil

    Untitled

    Abstract: No abstract text available
    Text: MITSUBISHI O G T L 3>EI tiSM^ñS? o o i a s s s 3^f~ LOGIC} MITSUBISHI ALSTTLs M 74A LS533P T = - Ÿ 6 -0 7 -o s * OCTAL D-TYPE TRANSPARENT LATCH W ITH 3-STATE OUTPUT INVERTED 6 2 4 9 82 7 M ITSUBISHI (DGTL LOGIC) DESCRIPTION 9 1D 12 555 D PIN CONFIGURATION (TOP VIEW)


    OCR Scan
    PDF LS533P M74ALS533P 16P2P 16-PIN 150mil T-90-20 20P2V 20-PIN 300mil

    74ALS577

    Abstract: No abstract text available
    Text: ’T ^ f& 'O ÿ 'û f MITSUBISHI ALSTTLs M 74ALS577AP OCTAL D-TYPE EDGE-TRIGGERED FLIP-FLOP W ITH 3 -STATE OUTPUT AND SYNCHRONOUS RESET INVERTED 6249827 MITSUBISHI CDGTL LOGIC) DESCRIPTION 9 1D 12607 PIN CONFIGURATION (TOP VIEW) The M74ALS577AP is a semiconductor integrated circuit


    OCR Scan
    PDF 74ALS577AP M74ALS577AP 16P2P 16-PIN 150mil T-90-20 20P2V 300mil 74ALS577

    D0-15L

    Abstract: LS74AD
    Text: 7 z1 % > -'0 '7 -¿ ? S ' M 74ALS873AP ¡C' 3< DUAL 4 -B IT D-TYPE TRANSPARENT LATCH W ITH 3-STATE OUTPUT NONINVERTED 50t° CDGTL LOGIC) DESCRIPTION PIN CONFIGURATION (TOP VIEW) DIR EC T RESET , p " IN P U T I M ° O UTPUT } -q C O N TR O L IN PU T E c


    OCR Scan
    PDF 74ALS873AP M74ALS873AP 16P2P 16-PIN 150mil T-90-20 20P2V 20-PIN 300mil D0-15L LS74AD

    c 2274

    Abstract: No abstract text available
    Text: '7 ' '0 7 -0 5 * MITSUBISHI ALSTTLs OCTAL D -TY P E EDGE-TRIGGERED FLIP-FLO P W IT H 3-S TA TE O U TPU T N O N IN V E R TE D . Ä > a 6249827 M IT S U B IS H I (D G TL L O G IC ) DESCRIPTION consisting o f eight D-type positive edge-triggered flipflop circuits w ith 3-state noninverted output and is pro­


    OCR Scan
    PDF M74ALS574AP 150mil 16P2P 16-PIN T-90-20 20P2V 20-PIN 300mil c 2274

    Untitled

    Abstract: No abstract text available
    Text: MITSUBISHI ALSTTLs s ti M74ALS564AP OCTAL D-TYPE EDGE-TRIGGERED FLIP-FLOP W ITH 3-STATE OUTPUT INVERTED 9 1D 12578 6249827 MITSUBISHI <DGTL LOGIC) DESCRIPTION D PIN CONFIGURATION (TOP VIEW) The M74ALS564AP is a semiconductor integrated circuit consisting of eight D-type positive edge-triggered flipflop circuits w ith 3-state Inverted output and Is provided


    OCR Scan
    PDF M74ALS564AP M74ALS564AP 150mil 16P2P 16-PIN T-90-20 20P2V 20-PIN 300mil

    8 pin dip j k flipflop ic

    Abstract: 74ALS08DP
    Text: MITSUBISHI ALSTTLs M 74A LS1640A P MITSUBISHI -CDGTL LOGICi =11 D e I t.54^027 0D157b4 1 OCTAL BUS TR A N SC EIVER W IT H 3-STATE O UTPUT IN V E R T E D T DESCRIPTION The M74ALS1640AP is a semiconductor integrated cir­ cuit consisting of eight bus transmitter/receiver circuits


    OCR Scan
    PDF LS1640A 0D157b4 M74ALS1640AP M74ALS640AP -15mA) 16P2P 16-PIN 150mil 20P2V 20-PIN 8 pin dip j k flipflop ic 74ALS08DP

    74ALS131

    Abstract: 74ALS573AD
    Text: 7 = ^ ce v -y -0 7 ' -^ S ' MITSUBISHI ALSTTLs M 74ALS874AP .< „c X '8n DUAL 4 -B IT D -T Y P E EDGE-TRIGGERED FLIP-FLO P _ W IT H 3 -S T A T E O U TPU T N O N IN V E R T E D 0249827 MITSUBISHI ÌOGTL LOGIC) DESCRIPTION The M 74ALS874AP Is a sem iconductor integrated circuit


    OCR Scan
    PDF 74ALS874AP 74ALS874AP 16P2P 16-PIN 150mil T-90-20 20P2V 20-PIN 300mil 74ALS131 74ALS573AD

    74ALS573AD

    Abstract: 74ALS574AD
    Text: M ITSUBISHI ALSTTLs r M 7 4 A L S 1 6 4 5 A P D e | bSMTfla? DDia77T 3 MITSUBISHI -CDGTL LOGIC} OCTAL BUS TR A N SC EIVER W IT H 3-STATE O U TPUT N O N IN VERTED - 7 “' » DESCRIPTION The M74ALS1645AP is a semiconductor integrated cir­ cuit consisting of eight bus transmitter/receiver circuits


    OCR Scan
    PDF DDia77T M74ALS1645AP M74ALS645AP -15mA) 150mil 16P2P 16-PIN T-90-20 20P2V 74ALS573AD 74ALS574AD

    m74als

    Abstract: M74ALS109AP 74ALS640
    Text: M IT S U B IS H I {D G T l T o G IcT ^ I b H 1 SS? M 6249827 MITSUBISHI 7 4 A CDGTL LOGIC 91D J STTLs L S 1 0 9 A 12 37 4 P D DUAL J-R POSITIVE EDGE-TRIGGERED FLIP-FLOP W ITH SET AND RESET T -V & -0 7 - Ô ? DESCRIPTION PIN CONFIGURATION TOP VIEW) The M74ALS109AP is a semiconductor Integrated circuit


    OCR Scan
    PDF M74ALS109AP 16P2P 16-PIN 150mil T-90-20 20P2V 20-PIN 300mil m74als 74ALS640