sab8031a-p
Abstract: S80C31-1 P80C31BH intel 8284 clock generator M5M82C51 intel 8284 A clock generator microprocessors interface 8155 to 8255 microprocessors interface 8086 to 8155 M5L8085 P80C154
Text: OKI Semiconductor 80C51 Family Microcontrollers Microcontroller Family MSM80C31/51 Series Operating Conditions Parameters MSM80C31F Memory IRQ MSM80/83C154 Series MSM80C31F-1 MSM80C154S [1] MSM83C154S [2] Power Supply V 2.5 ~ 6.0 / 4.0 ~ 6.0 4.75 ~ 5.25
|
Original
|
PDF
|
80C51
MSM80C31/51
MSM80C31F
MSM80C51F
MSM80/83C154
MSM80C31F-1
MSM80C154S
MSM83C154S
InstruSM82C51A-2
PD71051
sab8031a-p
S80C31-1
P80C31BH
intel 8284 clock generator
M5M82C51
intel 8284 A clock generator
microprocessors interface 8155 to 8255
microprocessors interface 8086 to 8155
M5L8085
P80C154
|
CSB455E
Abstract: LA7687 mn155402 tmp80c49p csb600P 80c49 um93403 MB74LS04 50MHz Colpitts VCO tc9148
Text: P17E10.pdf 97.05.30 R CERAMIC RESONATOR CERALOCK APPLICATION MANUAL Contents 1 Principles of CERALOCKR 1. Equivalent Circuit Constants 2 •••••••••••••••••••••••••••••••••••••••••••••
|
Original
|
PDF
|
P17E10
CSA20
00MXZ040
CSA25
CSA30
CSA32
CSA33
CSB455E
LA7687
mn155402
tmp80c49p
csb600P
80c49
um93403
MB74LS04
50MHz Colpitts VCO
tc9148
|
TC35219
Abstract: CSA4.00MG CSB200D CSB455E CSTCS CSTCS MURATA CSB250D 502637 MTZ011 M5L8085
Text: このカタログは Cat.No.P60-10をムラタのwebサイトよりPDF形式でダウンロードしたものです。 P60J10.pdf 97.09.29 CERAMIC RESONATOR CERALOCK アプリケーション マニュアル R セラミック発振子(セラロック )
|
Original
|
PDF
|
P6010webPDF
P60J10
CSB300D
CSB400P
CSB455E
CSB500E
CSB600P
CSB700J
TC35219
CSA4.00MG
CSB200D
CSTCS
CSTCS MURATA
CSB250D
502637
MTZ011
M5L8085
|
csb 400p
Abstract: csa 8.00mt CSB455E LA7687 455J csb 455j csa 16.00MX csb 455e CSB455J CSB503
Text: このカタログはNo.P27-11をムラタのwebサイトよりPDF形式でダウンロードしたものです。 P27J11.pdf 00.3.23 セラミック発振子(セラロック ) CERAMIC RESONATOR CERALOCK® Cat.No.P27-11 このカタログはNo.P27-11をムラタのwebサイトよりPDF形式でダウンロードしたものです。
|
Original
|
PDF
|
P27-11webPDF
P27J11
P27-11
00M10
00MHz
01M70
csb 400p
csa 8.00mt
CSB455E
LA7687
455J
csb 455j
csa 16.00MX
csb 455e
CSB455J
CSB503
|
csb 400p
Abstract: CSA4.00MG CSB 600P CSB455E csb 455j CSB455J csb 400j 455J u455 CST4.00MGW
Text: このカタログはNo.P27-10をムラタのwebサイトよりPDF形式でダウンロードしたものです。 No.P27J10.pdf 98.6.22 セラミック発振子(セラロック ) CERAMIC RESONATOR CERALOCK® Cat.No.P27-10 No.P27J10.pdf 98.6.22 このカタログはNo.P27-10をムラタのwebサイトよりPDF形式でダウンロードしたものです。
|
Original
|
PDF
|
P2710webPDF
P27J10
P27-10
49MHz
50M10
00MHz
01M60MHz
csb 400p
CSA4.00MG
CSB 600P
CSB455E
csb 455j
CSB455J
csb 400j
455J
u455
CST4.00MGW
|
M5L8085AP
Abstract: M5L8085 M5L8216P M5L8226P
Text: E T E t s ^ a s a D o ü m a ? i M MITSUBISHI LSIs 4 5 L 8 2 1 6 P / M 5 L 8 2 2 6 P T - 5 Z - 0 °l 4 -BIT PARALLEL BIDIRECTIONAL BUS DRIVERS MITSUBISHI MICMPTR/MIPRC DESCRIPTION The M5L8216P and M5L8226P are 4-bit bidirectional bus PIN CONFIGURATION (TOP VIEW)
|
OCR Scan
|
PDF
|
M5L8216P
M5L8226P
T-52-0Â
M5L8226P
500//A
250juA
r-10iTiA
M5L8085AP
M5L8085
|
M5L8085AP
Abstract: M74LS74P
Text: e ^ E L S M i a a a D q g i 4 ô s 2 • q M ITSU BISHI LSIs M5L8085AP '[ ■ - ‘ W -n -c n 8-B IT PARALLEL MICROPROCESSOR MITSUBISHI MICtlPTR/MIPRC DESCRIPTION PIN CONFIGURATION (TOP VIEW) The M5L8085AP is a family of single-chip 8-bit parallel cen
|
OCR Scan
|
PDF
|
M5L8085AP
M5L8085AP
M74LS74P
|
M5L8085
Abstract: mitsubishi M5L8085 M37700 M37450 M66500FP PA6 MITSUBISHI M66500SP M66500 M66S Ta-25t
Text: MITSUBISHI < DIGITAL ASSP> M 66500SP/FP PROGRAMMABLE BUFFERED I/O EXPANDER DESCRIPTION The M66500SP/FP is a large-scale integrated circuit chip for programmable high-speed I/O interface, manufactured using a Bi-CMOS process and is suitable for 8-and 16-bit
|
OCR Scan
|
PDF
|
M66500SP/FP
M66500SP/FP
16-bit
12MHz
0Q20S0b
00E0S07
M5L8085
mitsubishi M5L8085
M37700
M37450
M66500FP
PA6 MITSUBISHI
M66500SP
M66500
M66S
Ta-25t
|
m5l8251
Abstract: M5L8251AP-5
Text: 2 TE D • b24TÔ2B Q01S04S MITSUBISHI LSIs 3 M5L8251AP-5 M IT S U B IS H I M IC M P T R /M IP R C PROGRAMMABLE COMMUNICATION INTERFACE T -7 DESCRIPTION The M5L8251AP-5 is a universal synchronous/asynchronous receiver/transm itter (USART) 1C chip designed for data
|
OCR Scan
|
PDF
|
Q01S04S
M5L8251AP-5
M5L8251AP-5
m5l8251
|
M5M82C51AP
Abstract: M5M82C51AP/FP/J
Text: ETE D • bEM^asa O G I 4T S 1 2 ■ M ITSU B ISH I LSIs M5M82C51AP/FP/J MITSUBISHI HICMPTR/MIPRC CMOS PROGRAMMABLE COMMUNICATION INTERFACE T - r7 5 -3 '7 '0 7 DESCRIPTION The M5M82C51AP is a universal synchronous/asynchronous receiver/transmitter (USART) 1C chip designed for data
|
OCR Scan
|
PDF
|
M5M82C51AP/FP/J
M5M82C51AP
28-pin
M5M82C51AFP
M5M82C51AJ
M5M82C51AP/FP/J
|
m5l8085
Abstract: M5L8085a M5L8085AP e15f M5M82C37AP M5M82C37AP-5
Text: MITSUBISHI LSIs M 5 M 8 2 C 3 7 A P -4 .-5 • s a s s i'* ' *» * 9 1D 11947 D / T-52-33-19 CMOS PROGRAMMABLE DMA CONTROLLER I 6249828 MITSUBISHICMICMPTR/MIPRC DESCRIPTION The M5M82C37AP-4.-5 is a programmable 4-channel DMA D ire ct Memory Access) controller. This device is specially
|
OCR Scan
|
PDF
|
T-52-33-19
M5M82C37AP-4
m5l8085
M5L8085a
M5L8085AP
e15f
M5M82C37AP
M5M82C37AP-5
|
M5L8212P
Abstract: M5L8085AP m5l8212 M5L8085
Text: MITSUBISHI LSIs M5L8212P 8-BIT INPUT/OUTPUT PORT WITH 3-STATE OUTPUT DESCRIPTION The M5L8212P is an inpu t/outp ut port consisting of an 8-bit PIN CONFIGURATION TOP VIEW latch w ith 3-state output buffers along w ith control and d e v ic e selection logic. Also a service re quest flip -flo p for the
|
OCR Scan
|
PDF
|
M5L8212P
M5L8212P
250//A
M5L8085AP,
M5L8085AP
m5l8212
M5L8085
|
M5L8085AP
Abstract: M5L8255AP-5 MSL8255AP-5 M5L8085 M5L8255ap M74LS373P M5L8255 M74ls373 5 Pen Pc Technology PPT Circuit UAA2022
Text: SIE D Mi • taSHTÓEñ t s u b i s h i DQlSGb? fl ■ MITSUBISHI LSIs n ic M P T R /n ip R C M 5 L 8 2 ~ 5 5 A P - 5 5 1 -1 ^ PROGRAMMABLE PERIPHERAL INTERFACE DESCRIPTION The M5L8255AP-5 is a family of general-purpose programm able in p u t/ output devices designed for use with an 8-bit/16blt parallel CPU as input/output ports. Device is fabricated
|
OCR Scan
|
PDF
|
M5L8255AP-5
M5L8255AP-5
8-bit/16-bit
M5L8Q85AP
M74LS373P
M74LS138P
50/is
500ns
M5L8085AP
MSL8255AP-5
M5L8085
M5L8255ap
M74LS373P
M5L8255
M74ls373
5 Pen Pc Technology PPT
Circuit UAA2022
|
M5L8085AP
Abstract: M5L8216 8080A CPU computer parallel interface
Text: M ITSUBISHI L S Is M 5 L 8 2 1 6 P / M 5 L 8 2 2 6 P 4 - BIT PARALLEL BIDIRECTIONAL BUS DRIVERS DESCRIPTION The M5L8216P and M5L8226P are 4-bit bidirectional bus drivers and suitable for the 8-bit parallel CPU M5L8085AP. C H IP SELE CT r e IN P U T FEATURES
|
OCR Scan
|
PDF
|
M5L8216P
M5L8226P
M5L8085AP.
--500//A
250//A
--10mA
M5L8226PS
M5L8085AP
M5L8216
8080A CPU
computer parallel interface
|
|
m5l8085ap
Abstract: 5L8085AP M74LS74P m5l8085 5L8085
Text: M IT S U B IS H I LSIs M5L8085AP 8 -B IT P A R A L L E L MICRO PROCESSOR DESCRIPTION PIN CONFIGURATION TOP VIEW T h e M 5 L 8 0 8 5 A P is a fa m ily of s in g le -c h ip 8 -b it p a ra lle l c e n tra l p ro c e s s in g u n its (C P U s ) d e v e lo p e d u sin g th e N -c h a n n e l
|
OCR Scan
|
PDF
|
M5L8085AP
m5l8085ap
5L8085AP
M74LS74P
m5l8085
5L8085
|
Untitled
Abstract: No abstract text available
Text: ETE: D bSMTÔSÔ 0014132 M ITSU BISH I L S Is T M5M82C37AP-5/FP-5/J-5 T -S Z M I T S U B I S H I MICnPTR/MIPRÇ _ CM OS PRO GRA M M A BLE DMA C O N T R O L LER DESCRIPTION The M5M82C37AP-5 Is a programmable 4-channel DMA (Direct Memory Access) controller. This device Is specially
|
OCR Scan
|
PDF
|
M5M82C37AP-5/FP-5/J-5
M5M82C37AP-5
40-pin
M5M82C37AFP-5
M5M82C37AJ-5
|
M5M82C255ASP
Abstract: M5M82C255 m5l8085ap m5m82c55AP-2 5m82c255 M5M82C55AP2 M5M82C55AP 5m82c55ap M5M82C55
Text: M ITSUBISHI L S I* M5M82C255ASP CMOS P R O G R A M M A B LE P E R IP H E R A L IN TER FACE DESCRIPTION The M5M82C255ASP is a LSI equivalent to two M5M82C55AP-2. It is housed in a single 64-pin shrink DIP. The M5M82C255ASP is fabricated using sillcon-gate CMOS technology for a single supply voltage. This LSI is a
|
OCR Scan
|
PDF
|
M5M82C255ASP
M5M82C255ASP
M5M82C55AP-2.
64-pin
255ASP
M5M82C255
m5l8085ap
m5m82c55AP-2
5m82c255
M5M82C55AP2
M5M82C55AP
5m82c55ap
M5M82C55
|
M5L8041A-XXXP
Abstract: M5L8041 m5l8041a 5L8041A M5L8085AP M5L8085 M5L8085a M5L8243
Text: niTSUBlSHI-CmcriPTR/MIPRO TI TeI tjEMTflHfl D G l l t , 4 D B M IT S U B IS H I M IC RO CO M PUTERS M 6243828 5 L 8 0 4 1 A - X X X P 9 1 D 11640 M IT S U B IS H I M IC M P T R /M IP R C D SLAVE M IC RO CO M PUTER DESCRIPTION T h e M5L8041A-XXXP is a general-purpose, programmable
|
OCR Scan
|
PDF
|
M5L8041A-XXXP
1024-word
T-49-19-05
5L8085AP
5L8041A
M5L8085AP
M5L8243P
M5L8041
m5l8041a
M5L8085AP
M5L8085
M5L8085a
M5L8243
|
M5L8042
Abstract: m5l8042xxxp M5L8042-XXXP M5L8243P M5L8085AP i8042 lt 6249 m5l8085 M5L-8042 10-VSSA
Text: i> ËJ ^5 *4^020 a o i i t , S 4 3 niTsuBisHi-cnicriPTR/niPRO i l M ITSUBISH I M ICROCOM PUTERS M5L8042-XXXP 9 1 D 11654 62 49 82 8 MITSUBI SHI MICMPTR/ MIP RC! _ _ I DESCRIPTION PIN CONFIGURATION (TOP VIEW The M5L8042-XXXP is a general-purpose programmable In
|
OCR Scan
|
PDF
|
M5L8042-XXXP
M5L8042-XXXP
T-49-19-05
M5L8085AP
M5L8243P
M5L8042
m5l8042xxxp
M5L8243P
M5L8085AP
i8042
lt 6249
m5l8085
M5L-8042
10-VSSA
|
Untitled
Abstract: No abstract text available
Text: M IT S U B IS H I < DIGITAL A SS P> M 6 6 5 0 0 S P /F P PR O G R A M M A B LE B U F F E R E D I/O EXPANDER DESCRIPTION The M 66500SP /FP is a larg e-sca le inte grated c irc u it chip PIN CONFIGURATION TOP VIEW for program m able h ig h -s p e e d I/O interface, m anufactured
|
OCR Scan
|
PDF
|
66500SP
16-bit
66500S
|
M5M82C51AP
Abstract: M5M82C51 M5M82C51AFP 82c51afp M5L8085
Text: M ITSU B ISH I LSIs M5M82C51AP/FP/J C M O S PR O G R A M M A B LE C O M M U N IC A TIO N IN TER FA CE DESCRIPTION The M5M82C51AP is a universal synchronous/asynchronous PIN CONFIGURATION TOP VIEW re c e iv e r/tra n s m itte r (U S A R T) 1C chip d e s ig n e d for data
|
OCR Scan
|
PDF
|
M5M82C51AP/FP/J
M5M82C51AP
28-pin
51AFP
M5M82C51
M5M82C51AFP
82c51afp
M5L8085
|
M5M80C85AP-2
Abstract: M5L8085AP TRANSISTOR RNC BH M74LS74P m5m80c85ap2 M5m80c85 M5L8085 m5l8085a M5M80C85AFP-2
Text: M IT S U B IS H I LSIs M 5 M 8 0 C 8 5 A P -2 /F P -2 /J -2 CMOS 8 -B IT P A R A LLE L M ICRO PROCESSOR DESCRIPTION The M5M80C85AP-2 is a family of single-chip 8 -bit parallel PIN CONFIGURATION TOP VIEW central processing units (C P U s ) developed using the sili
|
OCR Scan
|
PDF
|
M5M80C85AP-2
40-pin
M5M80C85AFP-2
M5M80C85AJ-2
M5M80C85AP-2
M74LS74P
M5L8085AP
TRANSISTOR RNC BH
M74LS74P
m5m80c85ap2
M5m80c85
M5L8085
m5l8085a
M5M80C85AFP-2
|
M5L8251AP
Abstract: M5L8251AP5 m5l8251 M5L8251ap-5 8251AP 5L8251AP-5 USART 8251a M5L8085AP
Text: M IT S U B IS H I LSIs M 5L8251AP-5 PROGRAMMABLE COMMUNICATION INTERFACE DESCRIPTION The M5L8251AP-5 is a universal synchronous/asynchronous re c e iv e r/tra n s m itte r U S A R T PIN CONFIGURATION (TOP VIEW) 1C chip d e sig ned for data com m unications use. It is produced using the N -channel sllic on -gate E D -M O S process and is m ainly used in com bina
|
OCR Scan
|
PDF
|
5L8251AP-5
M5L8251AP-5
M5L8251AP-5
M5L8251AP
M5L8251AP5
m5l8251
8251AP
5L8251AP-5
USART 8251a
M5L8085AP
|