Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    I2S BUS SPECIFICATION Search Results

    I2S BUS SPECIFICATION Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    CS-USB3.1TYPC-001M Amphenol Cables on Demand Amphenol CS-USB3.1TYPC-001M Amphenol Premium USB 3.1 Gen2 Certified USB Type A-C Cable - USB 3.0 Type A Male to Type C Male [10.0 Gbps SuperSpeed] 1m (3.3ft) Datasheet
    CS-USBAM003.0-001 Amphenol Cables on Demand Amphenol CS-USBAM003.0-001 Amphenol Premium USB 3.0/3.1 Gen1 Certified USB Type A-A Cable - USB 3.0 Type A Male to Type A Male [5.0 Gbps SuperSpeed] 1m (3.3') Datasheet
    CS-USBAB003.0-002 Amphenol Cables on Demand Amphenol CS-USBAB003.0-002 Amphenol Premium USB 3.0/3.1 Gen1 Certified USB Type A-B Cable - USB 3.0 Type A Male to Type B Male [5.0 Gbps SuperSpeed] 2m (6.6') Datasheet
    CS-USBAB003.0-001 Amphenol Cables on Demand Amphenol CS-USBAB003.0-001 Amphenol Premium USB 3.0/3.1 Gen1 Certified USB Type A-B Cable - USB 3.0 Type A Male to Type B Male [5.0 Gbps SuperSpeed] 1m (3.3') Datasheet
    CS-USBAM003.0-002 Amphenol Cables on Demand Amphenol CS-USBAM003.0-002 Amphenol Premium USB 3.0/3.1 Gen1 Certified USB Type A-A Cable - USB 3.0 Type A Male to Type A Male [5.0 Gbps SuperSpeed] 2m (6.6') Datasheet

    I2S BUS SPECIFICATION Datasheets (1)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    I2S bus specification Philips Semiconductors I2S bus specification Original PDF

    I2S BUS SPECIFICATION Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    i2s philips

    Abstract: block diagram for asynchronous FIFO testbench of a transmitter in verilog verilog i2s philips I2S bus specification synchronous fifo design in verilog verilog i2s bus Philips Compact Disc Designer Guide
    Text:  Meets Philips Inter-IC Sound Bus Specification  Supported modes I2S-APB Inter-IC Sound Bus Megafunction for AMBA APB − I2S Philips − Left Justified − Right Justified − DSP  Two clock domains − APB the host side clock do- main − system clock for the I2S


    Original
    PDF

    verilog code for amba apb master

    Abstract: verilog code for apb verilog code for amba apb bus i2s philips synchronous fifo design in verilog verilog code for i2s bus testbench of a transmitter in verilog philips I2S bus specification verilog code for 8 bit fifo register testbench verilog ram asynchronous
    Text: Meets Philips Inter-IC Sound Bus Specification Supported modes I2S-APB − I2S Philips Inter-IC Sound Bus Core for AMBA APB − Right Justified − Left Justified − DSP Two clock domains − APB the host side clock do- The I2S-APB core integrates eight channels of Inter-IC Sound compatible serial buses.


    Original
    PDF

    I2S bus specification

    Abstract: verilog code for amba apb master verilog code for apb testbench of a transmitter in verilog philips I2S bus specification i2s specification verilog code for amba apb bus testbench verilog ram asynchronous verilog code for digital clock AMBA BUS vhdl code
    Text:  Meets Philips Inter-IC Sound Bus Specification  Supported modes I2S-APB  I2S Philips Inter-IC Sound Bus Core for AMBA APB  Right Justified  Left Justified  DSP  Two clock domains  APB the host side clock do- The I2S-APB core integrates eight channels of Inter-IC Sound compatible serial buses.


    Original
    PDF

    Untitled

    Abstract: No abstract text available
    Text: I2S Triggering and Hardware-based Decode Option SND for Agilent InfiniiVision Oscilloscopes Data Sheet Find and debug intermittent errors and signal integrity problems faster Features: • I2S serial bus triggering • I2S hardware-based protocol decoding


    Original
    PDF 5990-4198EN

    verilog code for amba ahb bus

    Abstract: verilog code AMBA AHB verilog code for amba ahb master ahb slave verilog code verilog code for i2s bus ahb wrapper verilog code verilog code for ahb bus slave ahb slave RTL verilog i2s amba ahb verilog code
    Text: I2S core meets the Philips InterIC Sound bus specification Supports Master/Slave and Receiver/Transmitter modes I2S-AHB Eight configurable stereo channels Inter-IC Sound Bus Core for AMBA AHB Data mode capabilities: 22.05, 24; 32, 44.1; 48; 88.2; 96; 176.4; 192kHz


    Original
    PDF 192kHz verilog code for amba ahb bus verilog code AMBA AHB verilog code for amba ahb master ahb slave verilog code verilog code for i2s bus ahb wrapper verilog code verilog code for ahb bus slave ahb slave RTL verilog i2s amba ahb verilog code

    ad2410

    Abstract: No abstract text available
    Text: Automotive Audio Bus A2B Transceiver AD2410W A2B BUS FEATURES GENERAL DESCRIPTION Line topology Single master, multiple slave Up to 10 meters between nodes Up to 40 meters overall cable length Communication over distance Synchronous data Multichannel I2S/TDM to I2S/TDM


    Original
    PDF AD2410W D12780F-0-12/14 ad2410

    verilog code for i2s bus

    Abstract: I2S bus specification LCMXO2-1200HC-4TG100 i2s RECEIVER LCMXO2-1200HC-4TG100C wishbone philips I2S bus specification LCMXO1200C-3T100C lcmxo2-1200 verilog i2s
    Text: I2S Controller with WISHBONE Interface November 2010 Reference Design RD1101 Introduction The I2S bus Inter-IC Sound bus is a 3-wire, half-duplex serial link for connecting digital audio devices in an electronic system. The bus handles audio data and clocks separately to minimize jitter that may cause data distortion in


    Original
    PDF RD1101 1-800-LATTICE verilog code for i2s bus I2S bus specification LCMXO2-1200HC-4TG100 i2s RECEIVER LCMXO2-1200HC-4TG100C wishbone philips I2S bus specification LCMXO1200C-3T100C lcmxo2-1200 verilog i2s

    AN4520

    Abstract: i2s specification DIAB
    Text: Freescale Semiconductor Application Note Document Number: AN4520 Rev. 0, 5/2012 An I2S Inter-IC Sound Bus Application on Kinetis I2S Driver for K60 by: Guo Jia Automotive and Industrial Solutions Group Contents 1 Introduction 1


    Original
    PDF AN4520 i2s specification DIAB

    I2S bus specification

    Abstract: I2S serial bus protocol i2s specification atmel errata sheet at91rm9200 i2s RECEIVER AT91RM92000 AT91RM9200 TSC2301 atmel errata at91rm9200
    Text: Connecting the Atmel ARM-based Serial Synchronous Controller SSC to an I2S-compatible Serial Bus Introduction This Application Note describes the configuration required to connect the Atmel ARMbased Synchronous Serial Controller (SSC) to a device with an I2S-compatible serial


    Original
    PDF AT91RM9200 I2S bus specification I2S serial bus protocol i2s specification atmel errata sheet at91rm9200 i2s RECEIVER AT91RM92000 TSC2301 atmel errata at91rm9200

    verilog code for i2s bus

    Abstract: i2s RECEIVER I2S serial bus protocol I2S bridge i2s specification verilog i2s bus i2s full duplex verilog i2s verilog code for slave SPI with FPGA I2S to SPI bridge
    Text: SPI to I2S Using MAX II CPLDs December 2007, version 1.0 Application Note 487 Introduction This application note illustrates how you can use an Altera MAX® II CPLD to provide protocol convergence to control data flow to audio devices on an inter-IC sound I2S bus through the serial peripheral


    Original
    PDF

    I2S bus specification

    Abstract: philips I2S bus specification i2s specification SN00125 SN00119 delay i2s ic SN0012
    Text: Philips Semiconductors I2S bus specification 1.0 INTRODUCTION 2.0 BASIC SERIAL BUS REQUIREMENTS Many digital audio systems are being introduced into the consumer audio market, including compact disc, digital audio tape, digital sound processors, and digital TV-sound. The digital audio signals in


    Original
    PDF SN00125 I2S bus specification philips I2S bus specification i2s specification SN00125 SN00119 delay i2s ic SN0012

    an4800

    Abstract: No abstract text available
    Text: Freescale Semiconductor Application Note Document Number:AN4800 Rev 0, 09/2013 An I2S Integrated Interchip Sound Bus Application on Kinetis Updated for 2.x Silicon by: Guo Jia Contents 1 Introduction 1


    Original
    PDF AN4800 AN4520: an4800

    Freescale Kinetis

    Abstract: POWERFUL AUDIO IC IN 2012 AN4369
    Text: Freescale Semiconductor Application Note Document Number: AN4369 Rev. 0, 02/2012 Audio Output Options for Kinetis Using DMA and PWM, DAC, or I2S Audio Bus by: Michael Galda Freescale Rožnov CSC Czech Republic Contents 1 Introduction 1


    Original
    PDF AN4369 Freescale Kinetis POWERFUL AUDIO IC IN 2012

    MIL-STD-1553/arinc 429 CRC

    Abstract: arinc 429 CRC
    Text: Serial Bus Options for InfiniiVision 3000 and 4000 X-Series Oscilloscopes Data Sheet Supported protocols and features Introduction I2C SPI RS232/UART USB 2.0 low- and full-speed USB 2.0 hi-speed 4000 X-Series only I2S CAN LIN FlexRay MIL-STD 1553 ARINC 429


    Original
    PDF RS232/UART 5990-6677EN MIL-STD-1553/arinc 429 CRC arinc 429 CRC

    tda9981

    Abstract: ap2952 DSP DTS TDA9981A ITU656 LQFP80 Hsync Vsync ap nxp set-top box single chip converter for HDMI to cvbs ic
    Text: TDA9981A HDMI transmitter up to 150 MHz pixel rate with 3 x 8-bit video inputs and 4 × I2S-bus with S/PDIF Rev. 01 — 19 May 2008 Product data sheet 1. General description The TDA9981A is an HDMI transmitter which also supports DVI that enables a 3 × 8-bit


    Original
    PDF TDA9981A TDA9981A TDA9981AHL/15 tda9981 ap2952 DSP DTS ITU656 LQFP80 Hsync Vsync ap nxp set-top box single chip converter for HDMI to cvbs ic

    B14L

    Abstract: tda9983 capture HDMI video IC upc 5216 VGA to HDMI converter ic HTQFP80 ITU656 TDA9983BHW Hsync Vsync ap 5000-029
    Text: TDA9983B HDMI transmitter up to 150 MHz pixel rate with 3 x 8-bit video inputs and 4 × I2S-bus with S/PDIF Rev. 01 — 20 May 2008 Product data sheet 1. General description The TDA9983B is an HDMI transmitter which also supports DVI that enables a 3 × 8-bit


    Original
    PDF TDA9983B TDA9983B TDA9983BHW/15 720p/1080i B14L tda9983 capture HDMI video IC upc 5216 VGA to HDMI converter ic HTQFP80 ITU656 TDA9983BHW Hsync Vsync ap 5000-029

    I2S bus specification

    Abstract: No abstract text available
    Text: PSoC Creator Component Datasheet Inter-IC Sound Bus I2S 2.30 Features • Master only • 8 to 32 data bits per sample  16-, 32-, 48-, or 64-bit word select period  Data rate up to 96 kHz with 64-bit word select period: 6.144 MHz  Tx and Rx FIFO interrupts


    Original
    PDF 64-bit I2S bus specification

    I2S bus specification

    Abstract: No abstract text available
    Text: PSoC Creator Component Datasheet Inter-IC Sound Bus I2S 2.20 Features • Master only • 8 to 32 data bits per sample  16-, 32-, 48-, or 64-bit word select period  Data rate up to 96 kHz with 64-bit word select period: 6.144 MHz  Tx and Rx FIFO interrupts


    Original
    PDF 64-bit I2S bus specification

    Untitled

    Abstract: No abstract text available
    Text: UDA1431T 16-bit, 48 kHz, low-cost stereo current DAC Rev. 03 — 29 March 2006 Product data sheet 1. General description The UDA1431T is a 16-bit, 48 kHz, single-chip stereo DAC employing bitstream conversion techniques. The UDA1431T supports the I2S-bus data format with word lengths of up to 24 bits,


    Original
    PDF UDA1431T 16-bit, UDA1431T 256fs

    SO B14L

    Abstract: B15 diode smd B14R active suspension sensor SO14 package B14L UDA1431T
    Text: UDA1431T 16-bit, 48 kHz, low-cost stereo current DAC Rev. 02 — 20 February 2006 Product data sheet 1. General description The UDA1431T is a 16-bit, 48 kHz, single-chip stereo DAC employing bitstream conversion techniques. The UDA1431T supports the I2S-bus data format with word lengths of up to 24 bits,


    Original
    PDF UDA1431T 16-bit, UDA1431T 256fs 256fs SO B14L B15 diode smd B14R active suspension sensor SO14 package B14L

    I2S bus specification

    Abstract: i2s specification
    Text: PSoC Creator Component Data Sheet Inter-IC Sound Bus I2S 2.0 Features • Master only • 8 - 32 data bits per sample • 16-, 32-, 48-, or 64-bit word select period • Data rate up to 192 KHz with 64-bit word select period: 12.288 MHz • Tx and Rx FIFO interrupts


    Original
    PDF 64-bit I2S bus specification i2s specification

    active suspension sensor

    Abstract: B14L UDA1431T SO B14L B14R UDA1431
    Text: UDA1431T 16-bit, 48 kHz, low-cost stereo current DAC Rev. 04 — 30 May 2006 Product data sheet 1. General description The UDA1431T is a 16-bit, 48 kHz, single-chip stereo DAC employing bitstream conversion techniques. The UDA1431T supports the I2S-bus data format with word lengths of up to 24 bits,


    Original
    PDF UDA1431T 16-bit, UDA1431T 256fs 256fs active suspension sensor B14L SO B14L B14R UDA1431

    I2S bus specification

    Abstract: philips I2S bus specification
    Text: PSoC Creator Component Datasheet Inter-IC Sound Bus I2S 2.40 Features • Master only • 8 to 32 data bits per sample  16-, 32-, 48-, or 64-bit word select period  Data rate up to 96 kHz with 64-bit word select period: 6.144 MHz  Tx and Rx FIFO interrupts


    Original
    PDF 64-bit I2S bus specification philips I2S bus specification

    I2S bus specification

    Abstract: No abstract text available
    Text: PSoC Creator Component Data Sheet Inter-IC Sound Bus I2S 2.10 Features • Master only • 8 - 32 data bits per sample • 16-, 32-, 48-, or 64-bit word select period • Data rate up to 96 KHz with 64-bit word select period: 6.144 MHz • Tx and Rx FIFO interrupts


    Original
    PDF 64-bit I2S bus specification