Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    AHB SLAVE FSM Search Results

    AHB SLAVE FSM Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    54L72J Rochester Electronics LLC 54L72 - AND-OR Gated JK Master-Slave FFpst Visit Rochester Electronics LLC Buy
    54H78FM Rochester Electronics LLC 54H78 - Jbar-Kbar Flip-Flop, 2-Func, Master-slave Triggered, TTL, CDFP14 Visit Rochester Electronics LLC Buy
    54H71DM Rochester Electronics LLC 54H71 - J-K Flip-Flop, 1-Func, Master-slave Triggered, TTL, CDIP14 Visit Rochester Electronics LLC Buy
    MC1214L Rochester Electronics LLC MC1214 - R-S Flip-Flop, 2-Func, Master-slave Triggered, ECL, CDIP14 Visit Rochester Electronics LLC Buy
    SN54H78W Rochester Electronics LLC 54H78 - J-K Flip-Flop, 2-Func, Master-slave Triggered, TTL, CDFP14 Visit Rochester Electronics LLC Buy

    AHB SLAVE FSM Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    AGU1

    Abstract: ISA S20 IEEE754 0x3F80000000
    Text: Feature Summary • • • • • • • • • • • • • • • 1.0 GFLOPS - 1.5 GOPS at 100 MHz AHB Master Port, integrated DMA Engine and AHB Slave Port VLIW Architecture with five Independent Execution Units Up to 10 Arithmetic Operations per Cycle 4 Multiply, 2 Add/Subtract, 1 Add, 1 Subtract


    Original
    40-bit 32-bit 16-port 128-register AGU1 ISA S20 IEEE754 0x3F80000000 PDF

    FPGA based dma controller using vhdl

    Abstract: vhdl code dma controller vhdl code for 4 channel dma controller THS8083A ARM922TDMI ahb fsm block diagram of Video graphic array MT48LC16M16A2 rgb to vga vhdl vga
    Text: Using Excalibur DMA Controllers for Video Imaging February 2003, ver. 1.1 Introduction Application Note 287 The Altera Excalibur devices provide you with a complete system-ona-programmable chip solution. Excalibur devices contain an embedded stripe subsystem comprising an ARM922T™ processor, on-chip SRAM,


    Original
    ARM922TTM FPGA based dma controller using vhdl vhdl code dma controller vhdl code for 4 channel dma controller THS8083A ARM922TDMI ahb fsm block diagram of Video graphic array MT48LC16M16A2 rgb to vga vhdl vga PDF

    verilog code for apb3

    Abstract: verilog code for amba ahb bus AMBA AHB to APB BUS Bridge verilog code ahb wrapper verilog code KEYPAD verilog verilog code for amba ahb master, read and write from file ahb wrapper vhdl code verilog code AMBA AHB verilog code for uart apb verilog code for ahb bus matrix
    Text: Application Note AC335 Building an APB3 Core for SmartFusion FPGAs Introduction The Advanced Microcontroller Bus Architecture AMBA specification defines an on-chip communications standard for designing high-performance embedded microcontrollers. Several distinct


    Original
    AC335 verilog code for apb3 verilog code for amba ahb bus AMBA AHB to APB BUS Bridge verilog code ahb wrapper verilog code KEYPAD verilog verilog code for amba ahb master, read and write from file ahb wrapper vhdl code verilog code AMBA AHB verilog code for uart apb verilog code for ahb bus matrix PDF

    ph6n

    Abstract: transistor PH6n SPEAR-09-P022 TA 8268 analog ta 8268 transistor ph0n p022 UART TTL buffer ARM926EJ-S electrical characteristic PH5N
    Text: SPEAR-09-P022 SPEAr Plus600 dual processor cores Preliminary Data Features • Dual ARM926EJ-S core @333MHz.600KByte reconfigurable logic array with 88 dedicated General purposes I/Os, 9 LVDS channels and 128KByte configurable internal memory pool.


    Original
    SPEAR-09-P022 Plus600 ARM926EJ-S 333MHz. 600KByte 128KByte 166MHz 32KByte 8/16bit 200MHz) ph6n transistor PH6n SPEAR-09-P022 TA 8268 analog ta 8268 transistor ph0n p022 UART TTL buffer ARM926EJ-S electrical characteristic PH5N PDF

    SPEAR-09-B042

    Abstract: Camera Module CSI2 interface Mobile Camera Module motorola l7 8202 dram controller GPIO109 lpddr ARM926EJ-S ITU656 41 942 RGB565 to rgb888 epson
    Text: SPEAR-09-B042 SPEAr BASIC ARM 926EJ-S core, customizable logic, large IP portfolio SoC Preliminary Data Features • ARM926EJ-S core @333 MHz – 16 Kbyte instructions/data cache ■ Reconfigurable logic array: – 300 Kgate 100% utilization rate – 102 I/O lines


    Original
    SPEAR-09-B042 926EJ-S ARM926EJ-S LFBGA289 32-Kbyte 10-bit, SPEAR-09-B042 Camera Module CSI2 interface Mobile Camera Module motorola l7 8202 dram controller GPIO109 lpddr ITU656 41 942 RGB565 to rgb888 epson PDF

    H122

    Abstract: ph6n PH5N ph8n transistor PH6n ph7n ph4n ARMv5TEJ 0xE12 E31821
    Text: SPEAR-09-H122 SPEAr Head600 Preliminary Data Features • ARM926EJ-S core @333MHz.600KByte reconfigurable logic array with 88 dedicated General purposes I/Os, 9 LVDS channels and 128KByte configurable internal memory pool. ■ Multilayer AMBA 2.0 compliant Bus with fMAX


    Original
    SPEAR-09-H122 Head600 ARM926EJ-S 333MHz. 600KByte 128KByte 166MHz 32KByte 8/16bit 200MHz) H122 ph6n PH5N ph8n transistor PH6n ph7n ph4n ARMv5TEJ 0xE12 E31821 PDF

    PH6n

    Abstract: ph5n ph8n
    Text: SPEAR-09-P022 SPEAr Plus600 dual processor cores Preliminary Data Features • Dual ARM926EJ-S core @333MHz.600KByte reconfigurable logic array with 88 dedicated General purposes I/Os, 9 LVDS channels and 128KByte configurable internal memory pool.


    Original
    SPEAR-09-P022 Plus600 ARM926EJ-S 333MHz. 600KByte 128KByte 166MHz 32KByte 8/16bit 200MHz) PH6n ph5n ph8n PDF

    ph5n

    Abstract: "ph4n" ph6n UART TTL buffer ph0n DDRDATA11 kss3k
    Text: SPEAR-09-H122 SPEAr Head600 Preliminary Data Features • ARM926EJ-S core @333MHz.600KByte reconfigurable logic array with 88 dedicated General purposes I/Os, 9 LVDS channels and 128KByte configurable internal memory pool. ■ Multilayer AMBA 2.0 compliant Bus with fMAX


    Original
    SPEAR-09-H122 Head600 ARM926EJ-S 333MHz. 600KByte 128KByte 166MHz 32KByte 8/16bit 200MHz) ph5n "ph4n" ph6n UART TTL buffer ph0n DDRDATA11 kss3k PDF

    ph4n

    Abstract: PH5N ph6n transistor PH6n DDR2-333 H122 ph8n transistor PH7n tms1040 V/transistor ph4n
    Text: SPEAR-09-H122 SPEAr Head600 Preliminary Data Features • ARM926EJ-S core @333 MHz ■ 600 Kbyte reconfigurable logic array with 88 dedicated general purposes I/Os, 9 LVDS channels and 128 Kbyte configurable internal memory pool ■ Multilayer AMBA 2.0 compliant bus with fMAX


    Original
    SPEAR-09-H122 Head600 ARM926EJ-S 8/16-bit ph4n PH5N ph6n transistor PH6n DDR2-333 H122 ph8n transistor PH7n tms1040 V/transistor ph4n PDF

    transistor PH6n

    Abstract: PH6N SPEAR-09-P022 ph5n ph4n ph8n Plus600 TA 8268 analog ARM926EJS ARM926EJ-S
    Text: SPEAR-09-P022 SPEAr Plus600 dual processor cores Preliminary Data Features • Dual ARM926EJ-S core @333 MHz ■ 600 Kbyte reconfigurable logic array with 88 dedicated general purposes I/Os, 9 LVDS channels and 128 Kbyte configurable internal memory pool


    Original
    SPEAR-09-P022 Plus600 ARM926EJ-S 8/16-bit transistor PH6n PH6N SPEAR-09-P022 ph5n ph4n ph8n TA 8268 analog ARM926EJS PDF

    atmel h020

    Abstract: atmel 0713 ATMEL 620 spear linux uart baud rate spear AA13 ARM926EJ-S MAC110 PBGA420 SPEAR-09-H022
    Text: SPEAR-09-H022 SPEAr Head200 ARM 926, 200K customizable eASIC™ gates, large IP portfolio SoC PRELIMINARY DATA Features • ARM926EJ-S - fMAX 266 MHz, 32 KI - 16 KD cache, 8 KI - KD TCM, ETM9 and JTAG interfaces ■ 200K customizable equivalent ASIC gates


    Original
    SPEAR-09-H022 Head200 ARM926EJ-S PBGA420 atmel h020 atmel 0713 ATMEL 620 spear linux uart baud rate spear AA13 MAC110 PBGA420 SPEAR-09-H022 PDF

    AN2548

    Abstract: spi controller with apb interface STM32F10xxx AN2548 STM32F103
    Text: AN2548 Application note Using the STM32F101xx and STM32F103xx DMA controller 1 Introduction This application note describes how to use the STM32F101xx and STM32F103xx direct memory access DMA controller. The STM32F101xx and STM32F103xx DMA controller, the Cortex -M3 core, the advanced microcontroller bus architecture (AMBA) bus and the


    Original
    AN2548 STM32F101xx STM32F103xx STM32F10xxx, AN2548 spi controller with apb interface STM32F10xxx AN2548 STM32F103 PDF

    atmel h020

    Abstract: atmel 0713 AA13 ARM926EJ-S MAC110 PBGA420 SPEAR-09-H022 usb 3 sm Flash drive controller M25Pxxx state machine for ahb to apb bridge
    Text: SPEAR-09-H022 SPEAr Head200 ARM 926, 200K customizable eASIC™ gates, large IP portfolio SoC PRELIMINARY DATA Features • ARM926EJ-S - fMAX 266 MHz, 32 KI - 16 KD cache, 8 KI - KD TCM, ETM9 and JTAG interfaces ■ 200K customizable equivalent ASIC gates


    Original
    SPEAR-09-H022 Head200 ARM926EJ-S PBGA420 atmel h020 atmel 0713 AA13 MAC110 PBGA420 SPEAR-09-H022 usb 3 sm Flash drive controller M25Pxxx state machine for ahb to apb bridge PDF

    atmel h020

    Abstract: atmel h022 atmel 0713 0x16000000 Atmel PART DATE CODE AA13 ARM926EJ-S MAC110 PBGA420 SPEAR-09-H022
    Text: SPEAR-09-H022 SPEAr Head200 ARM 926, 200K customizable eASIC™ gates, large IP portfolio SoC Features • ARM926EJ-S - fMAX 266 MHz, 32 KI - 16 KD cache, 8 KI - KD TCM, ETM9 and JTAG interfaces ■ 200K customizable equivalent ASIC gates 16K LUT equivalent with 8 channels internal


    Original
    SPEAR-09-H022 Head200 ARM926EJ-S 16-bit atmel h020 atmel h022 atmel 0713 0x16000000 Atmel PART DATE CODE AA13 MAC110 PBGA420 SPEAR-09-H022 PDF

    PH6N

    Abstract: ph4n PH5N h122 transistor PH7n ph8n E31821 transistor PH6n "ph4n" ARMv5TEJ
    Text: SPEAR-09-H122 SPEAr Head600 Preliminary Data Features • ARM926EJ-S core @333 MHz ■ 600 Kbyte reconfigurable logic array with 88 dedicated general purposes I/Os, 9 LVDS channels and 128 Kbyte configurable internal memory pool ■ Multilayer AMBA 2.0 compliant bus with fMAX


    Original
    SPEAR-09-H122 Head600 ARM926EJ-S 8/16-bit PH6N ph4n PH5N h122 transistor PH7n ph8n E31821 transistor PH6n "ph4n" ARMv5TEJ PDF

    ahb fsm

    Abstract: ahb slave fsm AMBA AHB memory controller AMBA DMAC DMA with AHB dma controller
    Text: Features • Up to Four AHB Master Interfaces • Up to Eight Channels • Software and Hardware Handshaking Interfaces – Up to Sixteen Hardware Handshaking Interfaces • Memory/Non-Memory Peripherals to Memory/Non-Memory Peripherals Transfer • Single-block DMA Transfer


    Original
    32-bit 6140AS 04-Nov-05 ahb fsm ahb slave fsm AMBA AHB memory controller AMBA DMAC DMA with AHB dma controller PDF

    atmel h020

    Abstract: M25Pxxx state machine for ahb to apb bridge multiport memory controller A13 cristal ARM926EJ-S electrical ATMEL 0905 INPUT/atmel h020
    Text: SPEAr-09-H020 SPEAr Head ARM 926, 200K customizable eASIC™ gates, large IP portfolio SoC PRELIMINARY DATA Features • ARM926EJ-S - fMAX 266 MHz, 32 KI - 16 KD cache, 8 KI - KD tcm, ETM9 and JTAG interfaces ■ 200K customizable equivalent ASIC gates with


    Original
    SPEAr-09-H020 ARM926EJ-S atmel h020 M25Pxxx state machine for ahb to apb bridge multiport memory controller A13 cristal ARM926EJ-S electrical ATMEL 0905 INPUT/atmel h020 PDF

    AMBA APB UART

    Abstract: dlc10 UT699 352-CQFP state machine for ahb to apb bridge AMBA AHB memory controller UT699 memory map UT699 cpci driver ahb fsm SDRAM edac
    Text: UT699 32-bit Fault-Tolerant LEON 3FT/SPARCTM V8 Processor Aeroflex Colorado Springs 800-645-8862 www.aeroflex.com/LEON August 2009 UT699 LEON 3FT Description T Operates from 3.3V for I/O and 2.5V for core T Multifunctional memory controller supports PROM, SRAM, SDRAM, and I/O


    Original
    UT699 32-bit -40oC 105oC) 352-pin 484-pin IEEE754 GR-CPCI-UT699 AMBA APB UART dlc10 352-CQFP state machine for ahb to apb bridge AMBA AHB memory controller UT699 memory map UT699 cpci driver ahb fsm SDRAM edac PDF

    cortex a9 specification

    Abstract: Cortex A9 instruction set Dual-core ARM Cortex-A9 CPU spear1310 led matrix 16X32 china cortex a9 arm cortex a9 ARM v7 cortex a9 block diagram led matrix 16X32 axi compliant ddr3 controller
    Text: SPEAr1310 Dual-core Cortex A9 embedded MPU for communications Data brief Features • CPU subsystem: – 2x ARM Cortex A9 cores, up to 600 MHz – Supporting both symmetric SMP and asymmetric (AMP) multiprocessing – 32+32 KB L1 Instructions/Data cache per


    Original
    SPEAr1310 64-bit DDR2-800/DDR3-1066 cortex a9 specification Cortex A9 instruction set Dual-core ARM Cortex-A9 CPU spear1310 led matrix 16X32 china cortex a9 arm cortex a9 ARM v7 cortex a9 block diagram led matrix 16X32 axi compliant ddr3 controller PDF

    atmel h020

    Abstract: atmel h022 uart baud rate spear AA13 ARM926EJ-S MAC110 PBGA420 SPEAR-09-H022 Atmel ARM9 ATMEL 0905
    Text: SPEAR-09-H022 SPEAr Head ARM 926, 200K customizable eASIC™ gates, large IP portfolio SoC PRELIMINARY DATA Features • ARM926EJ-S - fMAX 266 MHz, 32 KI - 16 KD cache, 8 KI - KD tcm, ETM9 and JTAG interfaces ■ 200K customizable equivalent ASIC gates


    Original
    SPEAR-09-H022 ARM926EJ-S PBGA420 atmel h020 atmel h022 uart baud rate spear AA13 MAC110 PBGA420 SPEAR-09-H022 Atmel ARM9 ATMEL 0905 PDF

    Untitled

    Abstract: No abstract text available
    Text: SPEAr1310 Dual-core Cortex A9 embedded MPU for communications Data brief Features • CPU subsystem: – 2x ARM Cortex A9 cores, up to 600 MHz – Supporting both symmetric SMP and asymmetric (AMP) multiprocessing – 32+32 KB L1 Instructions/Data cache per


    Original
    SPEAr1310 64-bit DDR2-800/DDR3-1066 16/32y PDF

    Untitled

    Abstract: No abstract text available
    Text: SPEAr1310 Dual-core Cortex A9 embedded MPU for communications Data brief Features • CPU subsystem: – 2x ARM Cortex A9 cores, up to 600 MHz – Supporting both symmetric SMP and asymmetric (AMP) multiprocessing – 32+32 KB L1 Instructions/Data cache per


    Original
    SPEAr1310 64-bit DDR2-800/DDR3-1066 16/32y PDF

    7H67

    Abstract: No abstract text available
    Text: Datasheet Audio 1-Chip SOC BM94801KUT General Description Package The BM94801KUT is a 1-Chip SOC for multimedia audio systems, which supports the Bluetooth A2DP, USB memory, SD memory card, and CD. This IC has a built-in ARM946ES processor, SDRAM, and various peripherals. It is designed to download


    Original
    BM94801KUT BM94801KUT ARM946ES TQFP128UM 7H67 PDF

    verilog code for linear convolution by circular c

    Abstract: STW22000 ST122 TA0317 verilog code ahb-apb bridge amba ahb master sram controller ARM926T DPRAM VIA ARM926 ARM926
    Text: TA0317 TECHNICAL ARTICLE STW22000 Reconfigurable Micro-Controller with Dual MAC DSP 1 Product Highlights • ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ System-On-Chip integrating an ARM926 Micro-Controller, a ST122 Dual-MAC Digital


    Original
    TA0317 STW22000 ARM926TM ST122 ARM926: 32/16-bit 16kBytes 32kbytes 128kbytes verilog code for linear convolution by circular c STW22000 TA0317 verilog code ahb-apb bridge amba ahb master sram controller ARM926T DPRAM VIA ARM926 ARM926 PDF