M39012/30-0503
Abstract: QPL-39012 M39012 M39012/26-0225 1101-004-A00E-1 M39012/28-0503 M39012-16-0220 m39012/55b3022 KD-59 KC-59
Text: DLA Land and Maritime - VQ Supplemental Information Sheet for Electronic QPL-39012 Specification Details: Date: 9/21/2010 Specification: MIL-PRF-39012 Title: Connectors, Coaxial, Radio Frequency Federal Supply Class FSC : 5935 Conventional: Yes Specification contains quality assurance program: No
|
Original
|
PDF
|
QPL-39012
MIL-PRF-39012
MIL-STD-790
MIL-STD-690
-62Supplemental
M39012/30-0503
QPL-39012
M39012
M39012/26-0225
1101-004-A00E-1
M39012/28-0503
M39012-16-0220
m39012/55b3022
KD-59
KC-59
|
12-250-TP
Abstract: 1004155 824W170 12-250-T
Text: TITLE: SPECIFICATION CONTROL DRAWING PART IDENTIFIER: 12-250-TP DESCRIPTION: ASSEMBLY DWG: 1.0 PILL TERMINATION 1400214 SPECIFICATIONS: 1.1 ELECTRICAL: 1.1.1 IMPEDANCE: 50 OHMS NOMINAL. 1.1.2 FREQUENCY: DC-26.5 GHZ. 1.1.3 INPUT POWER MAX @ 25°C : (DERATED LINEARLY TO ZERO POWER @ 150°C)
|
Original
|
PDF
|
12-250-TP
DC-26
100US
MIL-D-39030.
MIL-STD-130.
824W170
1004155
12-250-T
|
Untitled
Abstract: No abstract text available
Text: HMC121G8 MICROWAVE CORPORATION G a A s M M IC S M T V O L T A G E -V A R IA B L E A T T E N U A T O R D C - 8 G H z FEBRUARY 1998 Features WIDE BANDWIDTH: General Description D C - 8 GHZ The HMC121G8 is an absorptive voltage variable attenuator provided in a surface-
|
OCR Scan
|
PDF
|
HMC121G8
HMC121G8
|
Untitled
Abstract: No abstract text available
Text: JT2F D evice 6 Mbit/s JT2 Framer TXC-03702B DATA SHEET Product Preview DESCRIPTION 11 = The JT2 Framer JT2F is a CMOS VLSI device that provides the functions needed to frame a wideband payload to ITU G.704 and the NTT-specified 6312 kbit/s frame format for ATM operation. The JT2F interfaces to
|
OCR Scan
|
PDF
|
TXC-03702B
TXC-21047B,
RS-232
TXC-05150,
1DD4152
TXC-03702B-MB
|
Untitled
Abstract: No abstract text available
Text: E2/E3F Device 8-, 34-Mbit/s Framer TXC-03701B DATA SHEET FEATURES DESCRIPTION • Framer for ITU-TSS Recommendations: - G.742 8448 kbit/s - G.745 (8448 kbit/s) - G.751 (34368 kbit/s) - G.753 (34368 kbit/s) The E2/E3 Framer (E2/E3F) is a CMOS VLSI device
|
OCR Scan
|
PDF
|
34-Mbit/s
TXC-03701B
TXC-03701
|
Untitled
Abstract: No abstract text available
Text: SARA Chipset Technical Manual Segmentation SARA Hardware Description Chapter 3. Hardware Description 3.1 Segmentation SARA Hardware Description 3.1.1 Segmentation SARA Internal Block Description Figure 3-1 shows a block diagram of the Segmentation SARA chip.
|
OCR Scan
|
PDF
|
DDD23D1
|
Untitled
Abstract: No abstract text available
Text: GaAs MMIC High-lsolation SPDT Switch HITTITE MICROWAVE CORPORATION HMC132 FEBRUARY 1995 Features BANDWIDTH: DC-15 GHZ HIGH ISOLATION : mmm > 50 dB NON-REFLECTIVE DESIGN Typical Performance General Description I I The HMC132 chip is a fast, broadband SPDT switch featuring high > 50 dB isola
|
OCR Scan
|
PDF
|
HMC132
DC-15
HMC132
|
CH341A
Abstract: digital trainer schematic diagram laf 0001 CH3401 J0123 ccs ldl HP 3D6 000A75 X77H-X70H TO SI 788 48D
Text: H i/1 I - = - ^ • QE1F Device Quad E1 Framer TXC-03104 DATA SHEET FEATURES DESCRIPTION • Offline framer supports Standard and Frame Hold-Off frame alignment with CRC-4 multiframe check and selectable out of frame criteria, and
|
OCR Scan
|
PDF
|
FBE12-FBE8.
TXC-03104-MB
CH341A
digital trainer schematic diagram
laf 0001
CH3401
J0123
ccs ldl
HP 3D6
000A75
X77H-X70H
TO SI 788 48D
|
Untitled
Abstract: No abstract text available
Text: M13E Device DS3/DS1 MUX/DEMUX, Extended Features TXC-03303 DATA SHEET FEATURES - = " ~ . = • Multiplexes/demultiplexes 28 DS1 signals to/from a DS3 signal. • M13 or C-bit parity mode operation • FEBE, C, or P-bit parity error insertion capability • DS3 idle signal generators
|
OCR Scan
|
PDF
|
TXC-03303
TXC-03303-MB
0030D
|
Untitled
Abstract: No abstract text available
Text: E2/E3F Device 8-, 34 Mbit/s Framer TXC-03701 v DATA SHEET W FEATURES DESCRIPTION Framer for CCITT Recommendations: - G.742 8448 kbit/s - G.745 (8448 kbit/s) - G.751 (34368 kbit/s) - G.753 (34368 kbit/s) = The E2/E3 Framer (E2/E3F) is a CMOS VLSI device that provides the functions needed to frame a wideband
|
OCR Scan
|
PDF
|
TXC-03701
|
DAX 3S
Abstract: No abstract text available
Text: L3M Device Level 3 Mapper TXC-03452 DATA SHEET Product Preview i—— = = = = = = = = = = • SDH/SONET bus access: -Drop/add data byte access with clock, C1J1, SPE, and parity -Add bus interface timing derived from drop bus, add bus, or external timing
|
OCR Scan
|
PDF
|
TXC-03452
0G4152
TXC-03452-MB
DAX 3S
|
Untitled
Abstract: No abstract text available
Text: • TRAN ^ k 1004152 0007020 104 ■ CUBIT Device «g*, »* jiüüM R. > ,.M V. CellBus Bus Switch TXC-05801 DATA SHEET DESCRIPTION FEATURES CUBIT is a single-chip solution for implementing low-cost ATM multiplexing and switching systems, based on the CellBus bus architecture. Such systems
|
OCR Scan
|
PDF
|
TXC-05801
37-line
TXC-05801-MB
|
Untitled
Abstract: No abstract text available
Text: CDB Device Cell Delineation Block TXC-05150 DATA SHEET Preliminary DESCRIPTION ATM cell delineation per ITU 1.432 ATM cell rate adaptation Selectable cell output: FIFO, SARA, and UTOPIA Universal Test & Operations Physical Interface for ATM Identifies OAM F4 cells and non-user cells
|
OCR Scan
|
PDF
|
TXC-05150
000111b
TXC-05150-MB
|
Untitled
Abstract: No abstract text available
Text: t r ä ^ s S w it c h P H A S T -1 D e v ic e SONET STS-1 Overhead Terminator TXC-06101 « DATA SHEET DESCRIPTION FEATURES Provides SONET interface to any type of payload Programmable STS-1 or STS-N modes Receive bit-serial STS-1 signal input to the Line Side using external reference frame pulse for
|
OCR Scan
|
PDF
|
TXC-06101
Q00flb05
TXC-06101
TXC-06101-MB
|
|
D5109
Abstract: No abstract text available
Text: SOT-1 Device SONET STS-1 Overhead Terminator TXC-03001 DATA SH EET Preliminary FEATURES DESCRIPTION • Provides SONET interface to any type of payload The SOT-1 SONET/STS-1 Overhead Terminator per forms section, line and path overhead processing for STS-1 SONET signals. This versatile device can be
|
OCR Scan
|
PDF
|
TXC-03001
TXC-03001-MB
D5109
|
FFD 455
Abstract: CA2270 FFD11 CA-575 marking code FFD CA278 5b S34 SARA-S
Text: Segmentation SARA Hardware Description SARA Chipset Technical Manual Chapter 3. Hardware Description 3.1 Segmentation SARA Hardware Description 3.1.1 Segmentation SARA Internal Block Description Figure 3-1 shows a block diagram o f the Segmentation S A R A chip.
|
OCR Scan
|
PDF
|
00023Q1
FFD 455
CA2270
FFD11
CA-575
marking code FFD
CA278
5b S34
SARA-S
|
Untitled
Abstract: No abstract text available
Text: COBRA Device Constant Bit Rate ATM Adaptation Layer 1 TXC-05427 FEATURES i , —- = DATA SHEET Product Preview = DESCRIPTION COBRA C o nstant Bit Bate ATM Adaptation Layer 1 is a four-channel VLSI device that implements all of the functions needed for circuit emulation over ATM. Both
|
OCR Scan
|
PDF
|
TXC-05427
D002QS2
TXC-05427-MB
|
feme relay FT A 001 20 10
Abstract: feme cm a 001 12 feme relay
Text: SOT-1 E Device SONET STS-1 Overhead Terminator TXC-03011 DATA SHEET Programmable STS-1 or STS-N modes Receive bit-serial STS-1 signal input to the Line Side using external reference frame pulse input for STS-N applications Transmit bit-serial STS-1 signal output from the Line
|
OCR Scan
|
PDF
|
TXC-03011
TXC-03001
TXC-03001B
TXC-03011-MB
feme relay FT A 001 20 10
feme cm a 001 12
feme relay
|
Untitled
Abstract: No abstract text available
Text: SOT-3 Device STM-1 /STS-3/STS-3c Overhead Terminator TXC-03003 DATA SHEET Preliminary FEATURES . = DESCRIPTION • Full overhead processing, compliant with ANSI and ITU-T standards = This SOT-3 SDH/SONET overhead terminator is a highly versatile, programmable device which performs
|
OCR Scan
|
PDF
|
TXC-03003
TXC-03003-MB
G004341
|
Untitled
Abstract: No abstract text available
Text: COBRA Device Constant Bit Rate ATM Adaptation Layer 1 TXC-05427B DATA SHEET FEATURES = nFsrm PTinN — - = COBRA C onstant Bit Bate ATM Adaptation Layer 1 is a four-channel VLSI device that implements all of the functions needed for circuit emulation over ATM. Both
|
OCR Scan
|
PDF
|
TXC-05427B
TXC-05427B-MB
1DD41S2
|
Untitled
Abstract: No abstract text available
Text: ART Devices Advanced STS-1/DS3 Receiver/Transmitter ART: TXC-02020 44-Pin ARTE: TXC-02021 (68-Pin) DATA SHEET Product Preview FEATURES : ^ = = = = = = = = = ^ DESCRIPTION • Single chip line interface for DS3 and STS-1 The Advanced DS3/STS-1 Receiver/Transmitter (ART)
|
OCR Scan
|
PDF
|
TXC-02020
44-Pin)
TXC-02021
68-Pin)
|
Untitled
Abstract: No abstract text available
Text: QDS1F Device QUAD DS1 Framer TXC-03102 DATA SHEET Preliminary = • D4 SF, ESF including FDL support , and transparent framing modes DESCRIPTION m ssg.ss=saam .i i = • Detects, counts and forces line code errors (BPVs and excess zeros), CRC errors (ESF
|
OCR Scan
|
PDF
|
TXC-03102
TXC-05150,
TDD41S2
0DD1473
TXC-03102-MB
TXC-05427,
TXC-06125,
D001474
|
Untitled
Abstract: No abstract text available
Text: XBERT Device Bit Error Rate Generator Receiver TXC-06125 DATA SHEET FEATURES DESCRIPTION - = The Bit Error Rate Generator/Receiver XBERT VLSI device is a microprocessor-programmable multi-rate test pattern generator and receiver on a single chip. It is used for testing the performance of digital communica
|
OCR Scan
|
PDF
|
TXC-06125
TXC-06125-M
|
Untitled
Abstract: No abstract text available
Text: JT2F Device 6 Mbit/s Framer TXC-03702 DATA SHEET FEATURES = DESCRIPTION • Framer for: - CCITT Recommendation G.704 - NTT-specified 6312 kbit/s format = The JT2 Framer JT2F is a CMOS VLSI device that provides the functions needed to frame a wideband payload to G.704 and the NTT-specified 6312 kbit/s
|
OCR Scan
|
PDF
|
TXC-03702
-32T004152
TXC-03702-MB
|